67
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
11-20. Source/Destination Wrap Step Size Registers (SRC/DST_WRAP_STEP) Field Descriptions
.................
11-21. Shadow Source Begin and Current Address Pointer Registers
(SRC_BEG_ADDR_SHADOW/DST_BEG_ADDR_SHADOW) Field Descriptions
..............................
11-22. Active Source Begin and Current Address Pointer Registers (SRC_BEG_ADDR/DST_BEG_ADDR) Field
Descriptions
...............................................................................................................
11-23. Shadow Destination Begin and Current Address Pointer Registers
(SRC_ADDR_SHADOW/DST_ADDR_SHADOW) Field Descriptions
.............................................
11-24. Active Destination Begin and Current Address Pointer Registers (SRC_ADDR/DST_ADDR) Field
Descriptions
...............................................................................................................
12-1.
SPI Module Signal Summary
............................................................................................
12-2.
SPI Registers
..............................................................................................................
12-3.
SPI Clocking Scheme Selection Guide
................................................................................
12-4.
SPI Interrupt Flag Modes
................................................................................................
12-5.
4-wire vs. 3-wire SPI Pin Functions
....................................................................................
12-6.
3-Wire SPI Pin Configuration
............................................................................................
12-7.
Loopback Modes
..........................................................................................................
12-8.
SPI Configuration Control Register (SPICCR) Field Descriptions
................................................
12-9.
Character Length Control Bit Values
.................................................................................
12-10. SPI Operation Control Register (SPICTL) Field Descriptions
.....................................................
12-11. SPI Status Register (SPIST) Field Descriptions
....................................................................
12-12. Field Descriptions
.......................................................................................................
12-13. SPI Emulation Buffer Register (SPIRXEMU) Field Descriptions
..................................................
12-14. SPI Serial Receive Buffer Register (SPIRXBUF) Field Descriptions
.............................................
12-15. SPI Serial Transmit Buffer Register (SPITXBUF) Field Descriptions
............................................
12-16. SPI Serial Data Register (SPIDAT) Field Descriptions
.............................................................
12-17. SPI FIFO Transmit (SPIFFTX) Register Field Descriptions
.......................................................
12-18. SPI FIFO Receive (SPIFFRX) Register Field Descriptions
........................................................
12-19. SPI FIFO Control (SPIFFCT) Register Field Descriptions
.........................................................
12-20. SPI Priority Control Register (SPIPRI) Field Descriptions
.........................................................
13-1.
SCI-A Registers
.........................................................................................................
13-2.
SCI-B Registers
.........................................................................................................
13-3.
SCI Module Signal Summary
..........................................................................................
13-4.
Programming the Data Format Using SCICCR
.....................................................................
13-5.
Asynchronous Baud Register Values for Common SCI Bit Rates
................................................
13-6.
SCI Interrupt Flags
......................................................................................................
13-7.
SCIA Registers
..........................................................................................................
13-8.
SCIB Registers
..........................................................................................................
13-9.
SCI Communication Control Register (SCICCR) Field Descriptions
.............................................
13-10. SCI Control Register 1 (SCICTL1) Field Descriptions
..............................................................
13-11. Baud-Select Register Field Descriptions
.............................................................................
13-12. SCI Control Register 2 (SCICTL2) Field Descriptions
..............................................................
13-13. SCI Receiver Status Register (SCIRXST) Field Descriptions
.....................................................
13-14. SCI Receive Data Buffer Register (SCIRXBUF) Field Descriptions
..............................................
13-15. SCI FIFO Transmit (SCIFFTX) Register Field Descriptions
.......................................................
13-16. SCI FIFO Receive (SCIFFRX) Register Field Descriptions
.......................................................
13-17. SCI FIFO Control (SCIFFCT) Register Field Descriptions
.........................................................
13-18. SCI Priority Control Register (SCIPRI) Field Descriptions
.........................................................
14-1.
Operating Modes of the I2C Module
..................................................................................
14-2.
Ways to Generate a NACK Bit
........................................................................................
14-3.
Descriptions of the Basic I2C Interrupt Requests
...................................................................