RAM Control Module Registers
472
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2
RAM Control Module Registers
Table 5-9. M3 RAM Configuration Registers Summary
Register Acronym
Register
Description
Size (x8)
Offset (x8)
Protection
Reset
Source
CxDRCR1
Cx DEDRAM Config
Register 1
4
0x0
PROTECTED
M3
CxSRCR1
Cx SHRAM Config
Register 1
4
0x8
PROTECTED
M3
CxSRCR2
Cx SHRAM Config
Register 2
4
0xC
PROTECTED
M3
MSxMSEL
Sx SHRAM Master
Select Register
4
0x10
PROTECTED
Shared
+ LOCK
MSxSRCR1
M3 Sx SHRAM
Config Register 1
4
0x20
PROTECTED
M3
MSxSRCR2
M3 Sx SHRAM
Config Register 2
4
0x24
PROTECTED
M3
MTOCMSGRCR
M3TOC28_MSG_R
AM Config Register
4
0x30
PROTECTED
M3
CxSRCR3
Cx SHRAM Config
Register 3
4
0x34
PROTECTED
M3
CxSRCR4
Cx SHRAM Config
Register 4
4
0x38
PROTECTED
M3
CxRTESTINIT1
Cx RAM TEST and
INIT Register 1
4
0x40
PROTECTED
M3
MSxRTESTINIT1
M3 Sx RAM TEST
and INIT Register 1
4
0x50
PROTECTED
M3
MTOCRTESTINIT
MTOC MSG RAM
TEST and INIT
Register
4
0x60
PROTECTED
M3
CxRINITDONE1
Cx RAM INITDONE
Register 1
4
0x70
M3
MSxRINITDONE1
M3 Sx RAM
INITDONE Register
4
0x78
M3
MTOCRINITDONE
MTOC MSG RAM
INITDONE Register
4
0x88
M3
Table 5-10. M3 RAM Error Registers Summary
Register Acronym
Size
(x8)
Offset (x8)
Protection
Reset Source
Register Description
MCUNCWEADDR
4
0x0
M3
M3 CPU Uncorrectable Write Error Address
Register
MDUNCWEADDR
4
0x4
M3
M3 µDMA Uncorrectable Write Error Address
Register
MCUNCREADDR
4
0x8
M3
M3 CPU Uncorrectable Read Error Address
Register
MDUNCREADDR
4
0xC
M3
M3 µDMA Uncorrectable Read Error Address
Register
MCPUCREADDR
4
0x10
M3
M3 CPU Corrected Read Error Address
Register
MDMACREADDR
4
0x14
M3
M3 µDMA Corrected Read Error Address
Register
MUEFLG
4
0x20
M3
M3 Uncorrectable Error Flag Register
MUEFRC
4
0x24
M3
M3 Uncorrectable Error Force Register