46
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
18-29. USB Transmit Hub Port Endpoint
n
Registers (USBTXHUBPORT[
n
])
...........................................
18-30. USB Receive Functional Address Endpoint
n
Registers (USBFIFO[
n
])
.........................................
18-31. USB Receive Hub Address Endpoint
n
Registers (USBRXHUBADDR[
n
])
......................................
18-32. USB Transmit Hub Port Endpoint
n
Registers (USBRXHUBPORT[
n
])
..........................................
18-33. USB Maximum Transmit Data Endpoint
n
Registers (USBTXMAXP[
n
])
.........................................
18-34. USB Control and Status Endpoint 0 Low Register (USBCSRL0) in OTG A/Host Mode
.......................
18-35. USB Control and Status Endpoint 0 Low Register (USBCSRL0) in OTG B/Device Mode
....................
18-36. USB Control and Status Endpoint 0 High Register (USBCSRH0) in OTG A/Host Mode
......................
18-37. USB Control and Status Endpoint 0 High Register (USBCSRH0) in OTG B/Device Mode
...................
18-38. USB Receive Byte Count Endpoint 0 Register (USBCOUNT0)
...................................................
18-39. USB Type Endpoint 0 Register (USBTYPE0)
.......................................................................
18-40. USB NAK Limit Register (USBNAKLMT)
............................................................................
18-41. USB Transmit Control and Status Endpoint n Low Register (USBTXCSRL[
n
]) in OTG A/Host Mode
......
18-42. USB Transmit Control and Status Endpoint n Low Register (USBTXCSRL[
n
]) in OTG B/Device Mode
....
18-43. USB Transmit Control and Status Endpoint n High Register (USBTXCSRH[
n
]) in OTG A/Host Mode
.....
18-44. USB Transmit Control and Status Endpoint n High Register (USBTXCSRH[
n
]) in OTG B/Device Mode
...
18-45. USB Maximum Receive Data Endpoint
n
Registers (USBRXMAXP[
n
])
.........................................
18-46. USB Receive Control and Status Endpoint
n
Low Register (USBCSRL[
n
]) in OTG A/Host Mode
...........
18-47. USB Control and Status Endpoint
n
Low Register (USBCSRL[
n
]) in OTG B/Device Mode
..................
18-48. USB Receive Control and Status Endpoint
n
High Register (USBCSRH[
n
]) in OTG A/Host Mode
..........
18-49. USB Control and Status Endpoint
n
High Register (USBCSRH[
n
]) in OTG B/Device Mode
.................
18-50. USB Maximum Receive Data Endpoint
n
Registers (USBRXCOUNT[
n
])
.......................................
18-51. USB Host Transmit Configure Type Endpoint n Register (USBTXTYPE[
n
])
....................................
18-52. USB Host Transmit Interval Endpoint n Register (USBTXINTERVAL[
n
])
.......................................
18-53. USB Host Configure Receive Type Endpoint n Register (USBRXTYPE[
n
])
....................................
18-54. USB Host Receive Polling Interval Endpoint n Register (USBRXINTERVAL[
n
])
...............................
18-55. USB Request Packet Count in Block Transfer Endpoint
n
Registers (USBRQPKTCOUNT[
n
])
..............
18-56. USB Receive Double Packet Buffer Disable Register (USBRXDPKTBUFDIS)
.................................
18-57. USB Transmit Double Packet Buffer Disable Register (USBTXDPKTBUFDIS)
................................
18-58. USB External Power Control Register (USBEPC)
..................................................................
18-59. USB External Power Control Raw Interrupt Status Register (USBEPCRIS)
....................................
18-60. USB External Power Control Interrupt Mask Register (USBEPCIM)
.............................................
18-61. USB External Power Control Interrupt Status and Clear Register (USBEPCISC)
..............................
18-62. USB Device RESUME Raw Interrupt Status Register (USBDRRIS)
.............................................
18-63. USB Device RESUME Raw Interrupt Status Register (USBDRRIS)
.............................................
18-64. USB Device RESUME Interrupt Status and Clear Register (USBDRISC)
.......................................
18-65. USB General-Purpose Control and Status Register (USBGPCS)
................................................
18-66. USB VBUS Droop Control Register (USBVDC)
.....................................................................
18-67. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCRIS)
.......................................
18-68. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCIM)
........................................
18-69. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCISC)
.......................................
18-70. USB ID Valid Detect Raw Interrupt Status Register (USBIDVRIS)
...............................................
18-71. USB ID Valid Detect Interrupt Mask Register (USBIDVIM)
........................................................
18-72. USB ID Valid Detect Interrupt Status and Clear Register (USBIDVISC)
........................................
18-73. USB DMA Select Register (USBDMASEL)
..........................................................................
19-1.
Ethernet MAC
............................................................................................................
19-2.
Ethernet MAC Block Diagram
.........................................................................................
19-3.
Ethernet Frame
..........................................................................................................
19-4.
Ethernet MAC Raw Interrupt Status/Acknowledge (MACRIS/MACIACK) Register
............................