System Control Registers
230
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.13.7.8 USB PLL Lock Status (UPLLSTS) Register
Figure 1-103. USB PLL Lock Status (UPLLSTS) Register
31
2
1
0
Reserved
UPLLSLIPS
UPLLLOCKS
R-0:0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-114. USB PLL Lock Status (UPLLSTS) Register Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
Reserved
1
UPLLSLIPS
USB PLL Out-of-Range Status
This bit indicates whether the PLL is out of lock range.
Note:
If PLL out-of-lock condition is detected then an interrupt is generated to the NVIC; software
can decide to relock the PLL or switch to PLL bypass mode in the interrupt handler.
0
USB PLL is not out of lock
1
USB PLL is out of lock
0
UPLLLOCKS
USB PLL Lock Status
This bit indicates whether the PLL is locked or not.
0
USB PLL is not locked
1
USB PLL is locked
1.13.7.9 Bit Clock Source Selection for CAN0 (CAN0BCLKSEL) Register
Figure 1-104. Bit Clock Source Selection for CAN0 (CAN0BCLKSEL) Register
31
2
1
0
Reserved
BCLKSEL
R-0:0
00
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-115. Bit Clock Source Selection for CAN0 (CAN0BCLKSEL) Register Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
Reserved
1-0
BCLKSEL
Bit Clock Source Select
00
CAN0 bit clock = M3 SS_CLK
01
CAN0 bit clock = OSCCLK
1x
CAN0 bit clock = GPIO_XCLKIN
1.13.7.10 Bit Clock Source Selection for CAN1 (CAN1BCLKSEL) Register
Figure 1-105. Bit Clock Source Selection for CAN1 (CAN1BCLKSEL) Register
31
2
1
0
Reserved
BCLKSEL
R-0:0
00
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset