C28 General-Purpose Input/Output (GPIO)
449
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
4.2.7.41 GPIO Port D Data (GPDDAT) Register
The GPIO Port D Data (GPDDAT) register is shown and described in the figure and table below.
Figure 4-82. GPIO Port D Data (GPDDAT) Register
31
30
29
28
27
26
25
24
GPIO127
GPIO126
GPIO125
GPIO124
GPIO123
GPIO122
GPIO121
GPIO120
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
23
22
21
20
19
18
17
16
GPIO119
GPIO118
GPIO117
GPIO116
GPIO115
GPIO114
GPIO113
GPIO112
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
15
14
13
12
11
10
9
8
GPIO111
GPIO110
GPIO109
GPIO108
GPIO107
GPIO106
GPIO105
GPIO104
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
7
6
5
4
3
2
1
0
GPIO103
GPIO102
GPIO101
GPIO100
GPIO99
GPIO98
GPIO97
GPIO96
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
R/W-x
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-91. GPIO Port D Data (GPDDAT) Register Field Descriptions
Bit
Field
Value
Description
31-0
GPIO127-GPIO96
Each bit corresponds to one GPIO port D pin (GPIO127-GPIO96)
0
Reading a 0 indicates that the state of the pin is currently low, irrespective of the mode for which
the pin is configured..
Writing a 0 will force an output of 0 if the pin is configured as a GPIO output in the appropriate
GPDMUX1/2 and GPDDIR registers; otherwise, the value is latched but not used to drive the pin.
1
Reading a 1 indicates that the state of the pin is currently high irrespective of the mode for which
the pin is configured.
Writing a 1 will force an output of 1 if the pin is configured as a GPIO output in the GPDMUX1
and GPDDIR registers; otherwise, the value is latched but not used to drive the pin.