34
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
7-27.
Up-Down-Count, Dual Edge Symmetric Waveform, With Independent Modulation on EPWMxA and
EPWMxB — Active Low
.................................................................................................
7-28.
Up-Down-Count, Dual Edge Symmetric Waveform, With Independent Modulation on EPWMxA and
EPWMxB — Complementary
...........................................................................................
7-29.
Up-Down-Count, Dual Edge Asymmetric Waveform, With Independent Modulation on EPWMxA—Active
Low
.........................................................................................................................
7-30.
Dead_Band Submodule
..................................................................................................
7-31.
Configuration Options for the Dead-Band Submodule
...............................................................
7-32.
Dead-Band Waveforms for Typical Cases (0% < Duty < 100%)
...................................................
7-33.
PWM-Chopper Submodule
..............................................................................................
7-34.
PWM-Chopper Submodule Operational Details
......................................................................
7-35.
Simple PWM-Chopper Submodule Waveforms Showing Chopping Action Only
................................
7-36.
PWM-Chopper Submodule Waveforms Showing the First Pulse and Subsequent Sustaining Pulses
.......
7-37.
PWM-Chopper Submodule Waveforms Showing the Pulse Width (Duty Cycle) Control of Sustaining
Pulses
......................................................................................................................
7-38.
Trip-Zone Submodule
....................................................................................................
7-39.
Trip-Zone Submodule Mode Control Logic
............................................................................
7-40.
Trip-Zone Submodule Interrupt Logic
..................................................................................
7-41.
Event-Trigger Submodule
...............................................................................................
7-42.
Event-Trigger Submodule Inter-Connectivity of ADC Start of Conversion
........................................
7-43.
Event-Trigger Submodule Showing Event Inputs and Prescaled Outputs
........................................
7-44.
Event-Trigger Interrupt Generator
......................................................................................
7-45.
Event-Trigger SOCA Pulse Generator
.................................................................................
7-46.
Event-Trigger SOCB Pulse Generator
.................................................................................
7-47.
Digital-Compare Submodule High-Level Block Diagram
............................................................
7-48.
GPIO MUX-to-Trip Input Connectivity
..................................................................................
7-49.
DCAEVT1 Event Triggering
.............................................................................................
7-50.
DCAEVT2 Event Triggering
.............................................................................................
7-51.
DCBEVT1 Event Triggering
.............................................................................................
7-52.
DCBEVT2 Event Triggering
.............................................................................................
7-53.
Event Filtering
.............................................................................................................
7-54.
Blanking Window Timing Diagram
......................................................................................
7-55.
Simplified ePWM Module
................................................................................................
7-56.
EPWM1 Configured as a Typical Master, EPWM2 Configured as a Slave
......................................
7-57.
Control of Four Buck Stages. Here F
PWM1
≠
F
PWM2
≠
F
PWM3
≠
F
PWM4
....................................................
7-58.
Buck Waveforms for (Note: Only three bucks shown here)
.........................................................
7-59.
Control of Four Buck Stages. (Note: F
PWM2
= N x F
PWM1
)
.............................................................
7-60.
Buck Waveforms for (Note: F
PWM2
= F
PWM1)
)
............................................................................
7-61.
Control of Two Half-H Bridge Stages (F
PWM2
= N x F
PWM1
)
...........................................................
7-62.
Half-H Bridge Waveforms for (Note: Here F
PWM2
= F
PWM1
)
...........................................................
7-63.
Control of Dual 3-Phase Inverter Stages as Is Commonly Used in Motor Control
...............................
7-64.
3-Phase Inverter Waveforms for (Only One Inverter Shown)
.......................................................
7-65.
Configuring Two PWM Modules for Phase Control
..................................................................
7-66.
Timing Waveforms Associated With Phase Control Between 2 Modules
.........................................
7-67.
Control of a 3-Phase Interleaved DC/DC Converter
.................................................................
7-68.
3-Phase Interleaved DC/DC Converter Waveforms for
.............................................................
7-69.
Controlling a Full-H Bridge Stage (F
PWM2
= F
PWM1)
....................................................................
7-70.
ZVS Full-H Bridge Waveforms
..........................................................................................
7-71.
Peak Current Mode Control of a Buck Converter
....................................................................
7-72.
Peak Current Mode Control Waveforms for
..........................................................................