System Control Registers
290
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-183. CTOMIPCSET Register Field Descriptions (continued)
Bit
Field
Value
Description
11
IPC12
0
CTOMIPCSET Flag 12. C28 to M3 core IPC flag 12 set. If a bit is set by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the CTOMIPCFLG and STS registers.
10
IPC11
0
CTOMIPCSET Flag 11. C28 to M3 core IPC flag 11 set. If a bit is set by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the CTOMIPCFLG and STS registers.
9
IPC10
0
CTOMIPCSET Flag 10. C28 to M3 core IPC flag 10 set. If a bit is set by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the CTOMIPCFLG and STS registers.
8
IPC9
0
CTOMIPCSET Flag 9. C28 to M3 core IPC flag 9 set. If a bit is set by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the CTOMIPCFLG and STS registers.
7
IPC8
0
CTOMIPCSET Flag 8. C28 to M3 core IPC flag 8 set. If a bit is set by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the CTOMIPCFLG and STS registers.
6
IPC7
0
CTOMIPCSET Flag 7. C28 to M3 core IPC flag 7 set. If a bit is set by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the CTOMIPCFLG and STS registers.
5
IPC6
0
CTOMIPCSET Flag 6. C28 to M3 core IPC flag 6 set. If a bit is set by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the CTOMIPCFLG and STS registers.
4
IPC5
0
CTOMIPCSET Flag 5. C28 to M3 core IPC flag 5 set. If a bit is set by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the CTOMIPCFLG and STS registers.
3
IPC4
0
CTOMIPCSET Interrupt 4. C28 to M3 IPC interrupt 4 request set. If this bit is set by writing a ‘1’
then CTOMINT1 is raised to the M3 NVIC. The status of this bit is not readable in this register – it is
readable in the corresponding bit in the CTOMIPCFLG and STS registers.
2
IPC3
0
CTOMIPCSET Interrupt 3. C28 to M3 IPC interrupt 3 request set. If this bit is set by writing a ‘1’
then CTOMINT1 is raised to the M3 NVIC. The status of this bit is not readable in this register – it is
readable in the corresponding bit in the CTOMIPCFLG and STS registers.
1
IPC2
0
CTOMIPCSET Interrupt 2. C28 to M3 IPC interrupt 2 request set. If this bit is set by writing a ‘1’
then CTOMINT1 is raised to the M3 NVIC. The status of this bit is not readable in this register – it is
readable in the corresponding bit in the CTOMIPCFLG and STS registers.
0
IPC1
0
CTOMIPCSET Interrupt 1. C28 to M3 IPC interrupt 1 request set. If this bit is set by writing a ‘1’
then CTOMINT1 is raised to the M3 NVIC. The status of this bit is not readable in this register – it is
readable in the corresponding bit in the CTOMIPCFLG and STS registers.
1.13.12.2 CTOMIPCCLR Register
Figure 1-172. CTOMIPCCLR Register
31
30
29
28
27
26
25
24
IPC32
IPC31
IPC30
IPC29
IPC28
IPC27
IPC26
IPC25
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
23
22
21
20
19
18
17
16
IPC24
IPC23
IPC22
IPC21
IPC20
IPC19
IPC18
IPC17
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
15
14
13
12
11
10
9
8
IPC16
IPC15
IPC14
IPC13
IPC12
IPC11
IPC10
IPC9
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
7
6
5
4
3
2
1
0
IPC8
IPC7
IPC6
IPC5
IPC4
IPC3
IPC2
IPC1
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset