Flash Registers
551
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
Table 5-91. Flash Registers Memory Map on Master Subsystem (continued)
Register
Acronym
Register
Description
Size (x8)
Type
M3 Offset (0x8)
M3 Protection
Reset Source
SECZONEREQ
UEST
Security Zone
Semaphore for
M3 Flash
Wrapper
registers
4
R/W
0x160
MWRALLOW
M3SYSRSTn
Reserved
Reserved
412
FRD_INTF_CTR
L
Flash Read
Interface Control
Register
4
R/W
0x300
MWRALLOW
M3SYSRSTn
Flash ECC/Error Log Registers
0x400F:A600
ECC_ENABLE
ECC Enable
Register
4
R/W
0x0
MWRALLOW
M3SYSRSTn
SINGLE_ERR_A
DDR
Single Error
Address Register
4
R
0x4
MWRALLOW
M3SYSRSTn
UNC_ERR_ADD
R
Uncorrectable
Error Address
Register
4
R
0x8
MWRALLOW
M3SYSRSTn
ERR_STATUS
Error Status
Register
4
R
0xC
MWRALLOW
M3SYSRSTn
ERR_POS
Error Position
Register
4
R
0x10
MWRALLOW
M3SYSRSTn
ERR_STATUS_
CLR
Error Status
Clear Register
4
R/W0-1
0x14
MWRALLOW
M3SYSRSTn
ERR_CNT
Error Counter
Register
4
R
0x18
MWRALLOW
M3SYSRSTn
ERR_THRESHO
LD
Error Threshold
Register
4
R/W
0x1C
MWRALLOW
M3SYSRSTn
ERR_INTFLG
Error Interrupt
Flag Register
4
R
0x20
MWRALLOW
M3SYSRSTn
ERR_INTCLR
Error Interrupt
Flag Clear
Register
4
R/W0-1
0x24
MWRALLOW
M3SYSRSTn
FDATAH_TEST
Data High Test
Register
4
R/W
0x28
MWRALLOW
M3SYSRSTn
FDATAL_TEST
Data Low Test
Register
4
R/W
0x2C
MWRALLOW
M3SYSRSTn
FADDR_TEST
ECC Test
Address Register
4
R/W
0x30
MWRALLOW
M3SYSRSTn
FECC_TEST
ECC Test
Register
4
R/W
0x34
MWRALLOW
M3SYSRSTn
FECC_CTRL
ECC Control
Register
4
R/W
0x38
MWRALLOW
M3SYSRSTn
FECC_FOUTH_
TEST
Test Data Out
High Register
4
R
0x3C
MWRALLOW
M3SYSRSTn
FECC_FOUTL_
TEST
Test Data Out
Low Register
4
R
0x40
MWRALLOW
M3SYSRSTn
FECC_STATUS
ECC Status
Register
4
R
0x44
MWRALLOW
M3SYSRSTn
Table 5-92. Flash Registers Memory Map on Control Subsystem
Register
Acronym
Register
Description
Size (x8)
Type
C28x offset
(0x8)
C28x Protection Reset source
Flash Control Registers
0x4000