38
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
10-9.
ADC Interrupt
..............................................................................................................
10-10. ADC Module Block Diagram
.............................................................................................
10-11. SOC Block Diagram
......................................................................................................
10-12. ADCINx Input Model
......................................................................................................
10-13. ONESHOT Single Conversion
..........................................................................................
10-14. Round Robin Priority Example
..........................................................................................
10-15. High Priority Example
....................................................................................................
10-16. Interrupt Structure
........................................................................................................
10-17. ADC Control Register 1 (ADCCTL1) (Address Offset 00h)
.........................................................
10-18. ADC Control Register 2 (ADCCTL2) (Address Offset 01h)
.........................................................
10-19. ADC Interrupt Flag Register (ADCINTFLG) (Address Offset 04h)
.................................................
10-20. ADC Interrupt Flag Clear Register (ADCINTFLGCLR) (Address Offset 05h)
....................................
10-21. ADC Interrupt Overflow Register (ADCINTOVF) (Address Offset 06h)
...........................................
10-22. ADC Interrupt Overflow Clear Register (ADCINTOVFCLR) (Address Offset 07h)
...............................
10-23. Interrupt Select 1 And 2 Register (INTSEL1N2) (Address Offset 08h)
............................................
10-24. Interrupt Select 3 And 4 Register (INTSEL3N4) (Address Offset 09h)
............................................
10-25. Interrupt Select 5 And 6 Register (INTSEL5N6) (Address Offset 0Ah)
............................................
10-26. Interrupt Select 7 And 8 Register (INTSEL7N8) (Address Offset 0Bh)
............................................
10-27. Interrupt Select 9 And 10 Register (INTSEL9N10) (Address Offset 0Ch)
.........................................
10-28. ADC Start of Conversion Priority Control Register (SOCPRICTL)
.................................................
10-29. ADC Sample Mode Register (ADCSAMPLEMODE) (Address Offset 12h)
.......................................
10-30. ADC Interrupt Trigger SOC Select 1 Register (ADCINTSOCSEL1) (Address Offset 14h)
.....................
10-31. ADC Interrupt Trigger SOC Select 2 Register (ADCINTSOCSEL2) (Address Offset 15h)
.....................
10-32. ADC SOC Flag 1 Register (ADCSOCFLG1) (Address Offset 18h)
................................................
10-33. ADC SOC Force 1 Register (ADCSOCFRC1) (Address Offset 1Ah)
..............................................
10-34. ADC SOC Overflow 1 Register (ADCSOCOVF1) (Address Offset 1Ch)
..........................................
10-35. ADC SOC Overflow Clear 1 Register (ADCSOCOVFCLR1) (Address Offset 1Eh)
.............................
10-36. ADC SOC0 - SOC15 Control Registers (ADCSOCxCTL) (Address Offset 20h - 2Fh)
..........................
10-37. ADC Reference/Gain Trim Register (ADCREFTRIM) (Address Offset 40h)
......................................
10-38. ADC Offset Trim Register (ADCOFFTRIM) (Address Offset 41h)
.................................................
10-39. ADC Revision Register (ADCREV) (Address Offset 4Fh)
...........................................................
10-40. ADC RESULT0 - RESULT15 Registers (ADCRESULTx) (PF1 Block Address Offset 00h - 0Fh)
.............
10-41. ADC Interrupt Overflow Detect Register (INTOVF)
..................................................................
10-42. ADC Interrupt Overflow Clear Register (INTOVFCLR)
..............................................................
10-43. Control System: Lock Register (CLOCK)
..............................................................................
10-44. Control System: ACIB Status Register (CCIBSTATUS)
.............................................................
10-45. Control System: Clock Control Register (CCLKCTL)
................................................................
10-46. ADC Start of Conversion Trigger Overflow Detect Register (TRIGOVF)
..........................................
10-47. ADC Start of Conversion Trigger Overflow Flag Clear Register (TRIGOVFCLR)
................................
10-48. ADC Start of Conversion Trigx Input Select Register (TRIGxSEL)
................................................
10-49. Timing Example For Sequential Mode / Late Interrupt Pulse
.......................................................
10-50. Timing Example For Sequential Mode / Early Interrupt Pulse
......................................................
10-51. Timing Example For Simultaneous Mode / Late Interrupt Pulse
...................................................
10-52. Timing Example For Simultaneous Mode / Early Interrupt Pulse
..................................................
10-53. Comparator Block Diagram
..............................................................................................
10-54. Comparator
................................................................................................................
10-55. Comparator Control (COMPCTL) Register
...........................................................................
10-56. Compare Output Status (COMPSTS) Register
.......................................................................
10-57. DAC Value (DACVAL) Register
.........................................................................................