C28 General-Purpose Input/Output (GPIO)
410
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Table 4-54. GPIO Port B MUX 2 (GPBMUX2) Register Field Descriptions (continued)
Bit
Field
Value
Description
7:6
GPIO51
Configure this pin as:
00
GPIO 51 - general purpose I/O 51 (default)
01
EQEP1B - eQEP1 input B (I)
10
Reserved
11
Reserved
5:4
GPIO50
Configure this pin as:
00
GPIO 50 - general purpose I/O 50 (default)
01
EQEP1A- eQEP1 input A (I)
10
Reserved
11
Reserved
3:2
GPIO49
Configure this pin as:
00
GPIO 49 - general purpose I/O 49 (default)
01
ECAP6 - eCAP6 (I/O)
10
Reserved
11
Reserved
1:0
GPIO48
Configure this pin as:
00
GPIO 48 - general purpose I/O 48 (default)
01
ECAP5 - eCAP5 (I/O)
10
Reserved
11
Reserved
4.2.7.5
GPIO Port C MUX 1 (GPCMUX1) Register
The GPIO Port C MUX 1 (GPCMUX1) register is shown and described in the figure and table below.
Figure 4-46. GPIO Port C MUX 1 (GPCMUX1) Register
31
30
29
28
27
26
25
24
GPIO79
GPIO78
GPIO77
GPIO76
R/W-0
R/W-0
R/W-0
R/W-0
23
22
21
20
19
18
17
16
GPIO75
GPIO74
GPIO73
GPIO72
R/W-0
R/W-0
R/W-0
R/W-0
15
14
13
12
11
10
9
8
GPIO71
GPIO70
GPIO69
GPIO68
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
GPIO67
GPIO66
GPIO65
GPIO64
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-55. GPIO Port C MUX 1 (GPCMUX1) Register Field Descriptions
Bit
Field
Value
Description
31-30
GPIO79
Configure this pin as:
00
GPIO 79 - general purpose I/O 79 GPIO (default)
01
Reserved
10
Reserved
11
Reserved