RAM Control Module Registers
476
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.1.2
Cx SHRAM Configuration Register 1 (CxSRCR1)
Figure 5-5. Cx SHRAM Configuration Register 1 (CxSRCR1)
31
30
29
28
27
26
25
24
Reserved
CPUWRPROT
C5
DMAWRPROT
C5
FETCHPROTC
5
R-0
R/W-0
R/W-0
R/W-0
23
22
21
20
19
18
17
16
Reserved
CPUWRPROT
C4
DMAWRPROT
C4
FETCHPROTC
4
R-0
R/W-0
R/W-0
R/W-0
15
14
13
12
11
10
9
8
Reserved
CPUWRPROT
C3
DMAWRPROT
C3
FETCHPROTC
3
R-0
R/W-0
R/W-0
R/W-0
7
3
2
1
0
Reserved
CPUWRPROT
C2
DMAWRPROT
C2
FETCHPROTC
2
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-14. Cx SHRAM Configuration Register 1 (CxSRCR1) Field Descriptions
Bit
Field
Value
Description
31-27
Reserved
Reserved
26
CPUWRPROTC5
0
M3 CPU Write allowed to C5 RAM Block
1
M3 CPU Write not allowed to C5 RAM Block.
25
DMAWRPROTC5
0
M3 uDMA Write allowed to C5 RAM Block.
1
M3 uDMA Write not allowed to C5 RAM Block.
24
FETCHPROTC5
0
M3 CPU Fetch allowed from C5 RAM Block.
1
M3 CPU Fetch not allowed from C5 RAM Block.
23-19
Reserved
Reserved
18
CPUWRPROTC4
0
M3 CPU Write allowed to C4 RAM Block.
1
M3 CPU Write not allowed to C4 RAM Block.
17
DMAWRPROTC4
0
M3 uDMA Write allowed to C4 RAM Block.
1
M3 uDMA Write not allowed to C4 RAM Block.
16
FETCHPROTC4
0
M3 CPU Fetch allowed from C4 RAM Block.
1
M3 CPU Fetch not allowed from C4 RAM Block.
15-11
Reserved
Reserved
10
CPUWRPROTC3
0
M3 CPU Write allowed to C3 RAM Block.
1
M3 CPU Write not allowed to C3 RAM Block.
9
DMAWRPROTC3
0
M3 uDMA Write allowed to C3 RAM Block.
1
M3 uDMA Write not allowed to C3 RAM Block.
8
FETCHPROTC3
0
M3 CPU Fetch allowed from C3 RAM Block.
1
M3 CPU Fetch not allowed from C3 RAM Block.
7-3
Reserved
Reserved
2
CPUWRPROTC2
0
M3 CPU Write allowed to C2 RAM Block.
1
M3 CPU Write not allowed to C2 RAM Block