RAM Control Module Registers
533
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.4.20 Non-Master CPU Write Access Violation Address Register (CNMWRAVADDR)
Figure 5-75. Non-Master CPU Write Access Violation Address Register (CNMWRAVADDR)
31
0
NMCPUWRAVADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-84. Non-Master CPU Write Access Violation Address Register (CNMWRAVADDR) Field
Descriptions
Bit
Field
Value
Description
31-0
NMCPUWRAVADDR
Non-Master CPU Write Access Violation Address
This holds the address at which C28x CPU attempted a write access and the non-master
CPU write access violation occurred.
5.2.4.21 Non-Master DMA Write Access Violation Address Register (CNMDMAWRAVADDR)
Figure 5-76. Non-Master DMA Write Access Violation Address Register (CNMDMAWRAVADDR)
31
0
NMDMAWRAVADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-85. Non-Master DMA Write Access Violation Address Register (CNMDMAWRAVADDR) Field
Descriptions
Bit
Field
Value
Description
31-0
NMDMAWRAVADDR
Non-Master DMA Write Access Violation Address
This holds the address at which C28x DMA attempted a write access and the non-master
DMA write access violation occurred.
5.2.4.22 Non-Master CPU Fetch Access Violation Address Register (CNMFAVADDR)
Figure 5-77. Non-Master CPU Fetch Access Violation Address Register (CNMFAVADDR)
31
0
NMCPUFAVADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-86. Non-Master CPU Fetch Access Violation Address Register (CNMFAVADDR) Field
Descriptions
Bit
Field
Value
Description
31-0
NMCPUFAVADDR
Non-Master CPU Fetch Access Violation Address
This holds the address at which C28x CPU attempted a code fetch and the non-master
CPU fetch access violation occurred.