System Control Registers
198
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-67. Software Reset Control 2 (SRCR2) Register Field Descriptions (continued)
Bit
Field
Value
Description
16
USB
USB S/W Reset Control
When this bit is set, USB is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
15-14
Reserved
Reserved
13
µDMA
µDMA S/W Reset Control
When this bit is set, µDMA is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
12-9
Reserved
Reserved
8
GPIOJ
GPIOJ SW Reset Control
When this bit is set, GPIOJ is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
7
GPIOH
GPIOH SW Reset Control
When this bit is set, GPIOH is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
6
GPIOG
GPIOG SW Reset Control
When this bit is set, GPIOG is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
5
GPIOF
GPIOF SW Reset Control
When this bit is set, GPIOF is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
4
GPIOE
GPIOE SW Reset Control
When this bit is set, GPIOE is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
3
GPIOD
GPIOF SW Reset Control
When this bit is set, GPIOD is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
2
GPIOC
GPIOC SW Reset Control
When this bit is set, GPIOC is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
1
GPIOB
GPIOB SW Reset Control
When this bit is set, GPIOB is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
0
GPIOA
GPIOA SW Reset Control
When this bit is set, GPIOA is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
1.13.3.8 Software Reset Control 3 (SRCR3) Register
NOTE:
Writes to this register are masked by the DC10 register.
Putting the module into reset and bringing it out of reset is done by software. When a
particular bit is set, the module goes into reset and to bring the module out of reset, software
has to again write a '0' explicitly to the register.
Figure 1-57. Software Reset Control 3 (SRCR3) Register
31
26
25
24
23
16
Reserved
CAN0
CAN1
Reserved
R-0:0
R/W-0
R/W-0
R-0:0
15
1
0
Reserved
UART4
R-0:0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset