41
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
14-9.
I2C Module Free Data Format (FDF = 1 in I2CMDR)
..............................................................
14-10. Repeated START Condition (in This Case, 7-Bit Addressing Format)
...........................................
14-11. Synchronization of Two I2C Clock Generators During Arbitration
................................................
14-12. Arbitration Procedure Between Two Master-Transmitters
.........................................................
14-13. Enable Paths of the I2C Interrupt Requests
.........................................................................
14-14. I2C Mode Register (I2CMDR)
.........................................................................................
14-15. Pin Diagram Showing the Effects of the Digital Loopback Mode (DLB) Bit
.....................................
14-16. I2C Extended Mode Register (I2CEMDR)
...........................................................................
14-17. BCM Bit, Slave Transmitter Mode
....................................................................................
14-18. I2C Interrupt Enable Register (I2CIER)
..............................................................................
14-19. I2C Status Register (I2CSTR)
.........................................................................................
14-20. I2C Interrupt Source Register (I2CISRC)
............................................................................
14-21. I2C Prescaler Register (I2CPSC)
.....................................................................................
14-22. The Roles of the Clock Divide-Down Values (ICCL and ICCH)
...................................................
14-23. I2C Clock Low-Time Divider Register (I2CCLKL)
...................................................................
14-24. I2C Clock High-Time Divider Register (I2CCLKH)
..................................................................
14-25. I2C Slave Address Register (I2CSAR)
...............................................................................
14-26. I2C Own Address Register (I2COAR)
................................................................................
14-27. I2C Data Count Register (I2CCNT)
...................................................................................
14-28. I2C Data Receive Register (I2CDRR)
................................................................................
14-29. I2C Data Transmit Register (I2CDXR)
...............................................................................
14-30. I2C Transmit FIFO Register (I2CFFTX)
..............................................................................
14-31. I2C Receive FIFO Register (I2CFFRX)
..............................................................................
15-1.
Conceptual Block Diagram of the McBSP
...........................................................................
15-2.
McBSP Data Transfer Paths
...........................................................................................
15-3.
Companding Processes
................................................................................................
15-4.
μ
-Law Transmit Data Companding Format
..........................................................................
15-5.
A-Law Transmit Data Companding Format
..........................................................................
15-6.
Two Methods by Which the McBSP Can Compand Internal Data
................................................
15-7.
Example - Clock Signal Control of Bit Transfer Timing
............................................................
15-8.
McBSP Operating at Maximum Packet Frequency
.................................................................
15-9.
Single-Phase Frame for a McBSP Data Transfer
...................................................................
15-10. Dual-Phase Frame for a McBSP Data Transfer
.....................................................................
15-11. Implementing the AC97 Standard With a Dual-Phase Frame
.....................................................
15-12. Timing of an AC97-Standard Data Transfer Near Frame Synchronization
......................................
15-13. McBSP Reception Physical Data Path
...............................................................................
15-14. McBSP Reception Signal Activity
.....................................................................................
15-15. McBSP Transmission Physical Data Path
...........................................................................
15-16. McBSP Transmission Signal Activity
.................................................................................
15-17. Conceptual Block Diagram of the Sample Rate Generator
........................................................
15-18. Possible Inputs to the Sample Rate Generator and the Polarity Bits
............................................
15-19. CLKG Synchronization and FSG Generation When GSYNC = 1 and CLKGDV = 1
...........................
15-20. CLKG Synchronization and FSG Generation When GSYNC = 1 and CLKGDV = 3
...........................
15-21. Overrun in the McBSP Receiver
......................................................................................
15-22. Overrun Prevented in the McBSP Receiver
.........................................................................
15-23. Possible Responses to Receive Frame-Synchronization Pulses
.................................................
15-24. An Unexpected Frame-Synchronization Pulse During a McBSP Reception
....................................
15-25. Proper Positioning of Frame-Synchronization Pulses
..............................................................
15-26. Data in the McBSP Transmitter Overwritten and Thus Not Transmitted
.........................................