Receiver Configuration
1133
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Multichannel Buffered Serial Port (McBSP)
Table 15-45. Register Bits Used to Set the SRG Clock Mode (Choose an Input Clock) (continued)
Register
Bit
Name
Function
Type
Reset
Value
SCLKME = 0
Sample rate generator clock derived from
LSPCLK (default)
CLKSM = 1
SCLKME = 1
Sample rate generator clock derived from MCLKR
pin
CLKSM = 0
SCLKME = 1
Sample rate generator clock derived from MCLKX
pin
CLKSM = 1
15.8.21.1 SRG Clock Mode
The sample rate generator can produce a clock signal (CLKG) for use by the receiver, the transmitter, or
both, but CLKG is derived from an input clock.
shows the four possible sources of the input
clock. For more details on generating CLKG, see
Clock Generation in the Sample Rate
Generator
.