62
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
5-124. Flash Bank Fallback Power Register (FBFALLBACK) Field Descriptions
........................................
5-125. Flash Bank Pump Control Register (FBPRDY) Field Descriptions
.................................................
5-126. Flash Bank Pump Control Register 1 (FPAC1) Field Descriptions
.................................................
5-127. Flash Bank Pump Control Register 2 (FPAC2) Field Descriptions
.................................................
5-128. Flash Module Access Control Register (FMAC) Field Descriptions
................................................
5-129. Flash Read Interface Control Register (FRD_INTF_CTRL) Field Descriptions
..................................
5-130. ECC Enable Register (ECC_ENABLE) Field Descriptions
..........................................................
5-131. SIngle Error Address Register (SINGLE_ERR_ADDR) Field Descriptions
.......................................
5-132. Uncorrectable Error Address Register (UNC_ERR_ADDR) Field Descriptions
..................................
5-133. Error Status Register (ERR_STATUS) Field Descriptions
..........................................................
5-134. Error Position Register (ERR_POS) Field Descriptions
.............................................................
5-135. Error Status Clear Register (ERR_STATUS_CLR) Field Descriptions
............................................
5-136. Error Counter Register (ERR_CNT) Field Descriptions
.............................................................
5-137. Error Threshold Register (ERR_THRESHOLD) Field Descriptions
................................................
5-138. Error Interrupt Flag Register (ERR_INTFLG) Field Descriptions
...................................................
5-139. Error Interrupt Flag Clear Register (ERR_INTCLR) Field Descriptions
...........................................
5-140. Data High Test Register (FDATAH_TEST) Field Descriptions
.....................................................
5-141. Data Low Test Register (FDATAL_TEST) Field Descriptions
......................................................
5-142. ECC Test Address Register (FADDR_TEST) Field Descriptions
..................................................
5-143. ECC Test Register (FECC_TEST) Field Descriptions
...............................................................
5-144. ECC Control Register (FECC_CTRL) Field Descriptions
...........................................................
5-145. Test Data Out High Register (FECC_FOUTH_TEST) Field Descriptions
.........................................
5-146. Test Data Out Low Register (FECC_FOUTL_TEST) Field Descriptions
..........................................
5-147. ECC Status Register (FECC_STATUS) Field Descriptions
.........................................................
6-1.
Master Subsystem Boot Mode Selection
..............................................................................
6-2.
M-Boot ROM Vector Table
..............................................................................................
6-3.
REV0, REVA, REVF - User Configurable DCSM OTP Fields
......................................................
6-4.
M-Boot ROM Clock Settings
............................................................................................
6-5.
M-Boot ROM Boot Mode GPIO Assignments
.........................................................................
6-6.
M-Boot ROM Reset Cause Handling
...................................................................................
6-7.
M-Boot ROM Exceptions Handling
.....................................................................................
6-8.
M-Boot ROM Serial Boot Commands
..................................................................................
6-9.
M-Boot ROM CAN Boot Commands
...................................................................................
6-10.
Parallel GPIO Boot 8-Bit Data Stream
.................................................................................
6-11.
C-Boot ROM Version and Checksum Information
....................................................................
6-12.
C-Boot ROM PIE Mismatch Handler
...................................................................................
6-13.
C-Boot ROM CPU Vector Table
........................................................................................
6-14.
PIE Vector Table in C-Boot ROM
.......................................................................................
6-15.
C-Boot ROM Boot Modes
................................................................................................
6-16.
C-Boot ROM Entry Point
.................................................................................................
6-17.
C-Boot ROM GPIO Assignments for Boot Modes
....................................................................
6-18.
MTOC IPC Commands
..................................................................................................
6-19.
C-Boot ROM NAK/ERROR Status Returns for MTOCIPCCOM
....................................................
6-20.
C-Boot ROM Boot Status Values
.......................................................................................
6-21.
CTOM IPC Messages
....................................................................................................
6-22.
C-Boot Reset Cause Handling
..........................................................................................
6-23.
C-Boot ROM Exceptions Handling
.....................................................................................
6-24.
General Structure Of Source Program Data Stream In 16-Bit Mode
.............................................
6-25.
LSB/MSB Loading Sequence in 8-Bit Data Stream
..................................................................