Analog-to-Digital Converter (ADC)
928
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Analog Subsystem
10.3.12.2 ADC Interrupt Overflow Clear Register (INTOVFCLR)
Figure 10-42. ADC Interrupt Overflow Clear Register (INTOVFCLR)
15
8
Reserved
R-0
7
6
5
4
3
2
1
0
ADCINT8
ADCINT7
ADCINT6
ADCINT5
ADCINT4
ADCINT3
ADCINT2
ADCINT1
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 10-28. ADC Interrupt Overflow Clear Register (INTOVFCLR) Field Descriptions
Bit
Field
Value
Description
15-8
Reserved
0
Reserved
7
ADCINT8
ADCINT8 Overflow Flag Clear
0
No action.
1
Clears overflow flag.
6
ADCINT7
ADCINT7 Overflow Flag Clear
0
No action.
1
Clears overflow flag.
5
ADCINT6
ADCINT6 Overflow Flag Clear
0
No action.
1
Clears overflow flag.
4
ADCINT5
ADCINT5 Overflow Flag Clear
0
No action.
1
Clears overflow flag.
3
ADCINT4
ADCINT4 Overflow Flag Clear
0
No action.
1
Clears overflow flag.
2
ADCINT3
ADCINT3 Overflow Flag Clear
0
No action.
1
Clears overflow flag.
1
ADCINT2
ADCINT2 Overflow Flag Clear
0
No action.
1
Clears overflow flag.
0
ADCINT1
ADCINT1 Overflow Flag Clear
0
No action.
1
Clears overflow flag.