Analog-to-Digital Converter (ADC)
932
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Analog Subsystem
10.3.12.6 ADC Start of Conversion Trigger Overflow Detect Register (TRIGOVF)
Figure 10-46. ADC Start of Conversion Trigger Overflow Detect Register (TRIGOVF)
15
8
Reserved
R-0
7
6
5
4
3
2
1
0
TRIG8
TRIG7
TRIG6
TRIG5
TRIG4
TRIG3
TRIG2
TRIG1
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 10-32. ADC Start of Conversion Trigger Overflow Detect Register (TRIGOVF) Field
Descriptions
Bit
Field
Value
Description
15-8
Reserved
0
Reserved
7
TRIG8
Indicates if overflow occurred on respective ADC trigger.
0
No overflow.
1
Overflow detected.
6
TRIG7
Indicates if overflow occurred on respective ADC trigger.
0
No overflow.
1
Overflow detected.
5
TRIG6
Indicates if overflow occurred on respective ADC trigger.
0
No overflow.
1
Overflow detected.
4
TRIG5
Indicates if overflow occurred on respective ADC trigger.
0
No overflow.
1
Overflow detected.
3
TRIG4
Indicates if overflow occurred on respective ADC trigger.
0
No overflow.
1
Overflow detected.
2
TRIG3
Indicates if overflow occurred on respective ADC trigger.
0
No overflow.
1
Overflow detected.
1
TRIG2
Indicates if overflow occurred on respective ADC trigger.
0
No overflow.
1
Overflow detected.
0
TRIG1
Indicates if overflow occurred on respective ADC trigger.
0
No overflow.
1
Overflow detected.