Flash Registers
567
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.4.3 Control Subsystem Flash Control Registers
5.4.3.1
Flash Read Control Register (FRDCNTL)
Figure 5-113. Flash Read Control Register (FRDCNTL)
31
11 12
8
7
0
Reserved
RWAIT
Reserved
R-0
R/W-0xF
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-121. Flash Read Control Register (FRDCNTL) Field Descriptions
Bit
Field
Value
Description
31-12
Reserved
Reserved
11-8
RWAIT
Random read waitstate
These bits indicate how many waitstates are added to a flash read access.
The RWAIT value can be set anywhere from 0 to 0xF. For a flash access,
data is returned in RWAIT+1 C28 SYSCLK cycles.
Note:
The required wait states for each SYSCLK frequency can be found in
the device data manual.
7-0
Reserved
Reserved
5.4.3.2
Flash Read Margin Control Register (FSPRD)
Figure 5-114. Flash Read Margin Control Register (FSPRD)
31
16
Reserved
R-0
15
2
1
0
Reserved
RM1
RM0
R-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-122. Flash Read Margin Control Register (FSPRD) Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
Reserved
1
RM1
0
Read Margin 1 mode is disabled
1
Read Margin 1 mode is enabled
0
RM0
0
Read Margin 0 mode is disabled
1
Read Margin 0 mode is enabled