RAM Control Module Registers
488
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.1.11 M3 Sx RAM Test and Initialization Register 1 (MSxRTESTINIT1)
Figure 5-14. M3 Sx RAM Test and Initialization Register 1 (MSxRTESTINIT1)
31
16
Reserved
R-0
15
14
13
12
11
10
9
8
ECCPARTEST
S7
RAMINITS7
ECCPARTEST
S6
RAMINITS6
ECCPARTEST
S5
RAMINITS5
ECCPARTEST
S4
RAMINITS4
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
ECCPARTEST
S3
RAMINITS3
ECCPARTEST
S2
RAMINITS2
ECCPARTEST
S1
RAMINITS1
ECCPARTEST
S0
RAMINITS0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-23. M3 Sx RAM Test and Initialization Register 1 (MSxRTESTINIT1) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
Reserved
15
ECCPARTESTS7
Enable/Disable RAMTEST Feature for S7 RAM Block if M3 Subsystem is Master for S7 RAM Block
0
RAMTEST feature is disabled for S7 RAM block.
1
RAMTEST feature is enabled for S7 RAM block. ECC/parity logic is bypassed for memory
accesses.
14
RAMINITS7
RAM Initialization S7. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of S7 RAM block with data 0x0 and corresponding data an address
ECC/parity bits. Applicabale only if M3 subsystem is master for S7 memory.
13
ECCPARTESTS6
Enable/Disable RAMTEST Feature for S6 RAM Block if M3 Subsystem is Master for S6 RAM Block
0
RAMTEST feature is disabled for S6 RAM block.
1
RAMTEST feature is enabled for S6 RAM block. ECC/parity logic is bypassed for memory
accesses.
12
RAMINITS6
RAM Initialization S6. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of S6 RAM block with data 0x0 and corresponding data an address
ECC/parity bits. Applicabale only if M3 subsystem is master for S6 memory.
11
ECCPARTESTS5
Enable/Disable RAMTEST Feature for S5 RAM Block if M3 Subsystem is Master for S5 RAM Block
0
RAMTEST feature is disabled for S5 RAM block.
1
RAMTEST feature is enabled for S5 RAM block. ECC/parity logic is bypassed for memory
accesses.
10
RAMINITS5
RAM Initialization S5. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of S5 RAM block with data 0x0 and corresponding data an address
ECC/parity bits. Applicabale only if M3 subsystem is master for S5 memory.
9
ECCPARTESTS4
Enable/Disable RAMTEST Feature for S4 RAM Block if M3 Subsystem is Master for S4 RAM Block
0
RAMTEST feature is disabled for S4 RAM block.
1
RAMTEST feature is enabled for S4 RAM block. ECC/parity logic is bypassed for memory
accesses.
8
RAMINITS4
RAM Initialization S4. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of S4 RAM block with data 0x0 and corresponding data an address
ECC/parity bits. Applicabale only if M3 subsystem is master for S4 memory.