Analog-to-Digital Converter (ADC)
933
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Analog Subsystem
10.3.12.7 ADC Start of Conversion Trigger Overflow Flag Clear Register (TRIGOVFCLR)
Figure 10-47. ADC Start of Conversion Trigger Overflow Flag Clear Register (TRIGOVFCLR)
15
8
Reserved
R-0
7
6
5
4
3
2
1
0
TRIG8
TRIG7
TRIG6
TRIG5
TRIG4
TRIG3
TRIG2
TRIG1
R-0/W-1
R-0/W-1
R-0/W-1
R-0/W-1
R-0/W-1
R-0/W-1
R-0/W-1
R-0/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 10-33. ADC Start of Conversion Trigger Overflow Flag Clear Register (TRIGOVFCLR) Field
Descriptions
Bit
Field
Value
Description
15-8
Reserved
0
Reserved
7
TRIG8
Clears ADC trigger overflow flag in TRIGOVF register.
0
No action.
1
Clears overflow flag.
6
TRIG7
Clears ADC trigger overflow flag in TRIGOVF register.
0
No action.
1
Clears overflow flag.
5
TRIG6
Clears ADC trigger overflow flag in TRIGOVF register.
0
No action.
1
Clears overflow flag.
4
TRIG5
Clears ADC trigger overflow flag in TRIGOVF register.
0
No action.
1
Clears overflow flag.
3
TRIG4
Clears ADC trigger overflow flag in TRIGOVF register.
0
No action.
1
Clears overflow flag.
2
TRIG3
Clears ADC trigger overflow flag in TRIGOVF register.
0
No action.
1
Clears overflow flag.
1
TRIG2
Clears ADC trigger overflow flag in TRIGOVF register.
0
No action.
1
Clears overflow flag.
0
TRIG1
Clears ADC trigger overflow flag in TRIGOVF register.
0
No action.
1
Clears overflow flag.