33
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
6-20.
SPI Loader
.................................................................................................................
6-21.
Data Transfer From EEPROM Flow
....................................................................................
6-22.
Overview of SPIA_GetWordData Function
...........................................................................
6-23.
EEPROM Device at Address 0x50
.....................................................................................
6-24.
Overview of I2C_Boot Function
........................................................................................
6-25.
Random Read
.............................................................................................................
6-26.
Sequential Read
..........................................................................................................
6-27.
Overview of Parallel GPIO Bootloader Operation
....................................................................
6-28.
Parallel GPIO Bootloader Handshake Protocol
.......................................................................
6-29.
Parallel GPIO Mode Overview
..........................................................................................
6-30.
Parallel GPIO Mode - Host Transfer Flow
.............................................................................
6-31.
8-Bit Parallel GetWord Function
........................................................................................
6-32.
Master Subsystem Application Flow to Start C-Boot ROM Loaders
...............................................
6-33.
Build a Binary Image for Bootload Using M-BOOT ROM
...........................................................
6-34.
LM FLASH Programmer Configuration Screen
.......................................................................
6-35.
LM FLASH Programmer Interface Selection Screen
.................................................................
6-36.
LM FLASH Programmer Serial Interface Configuration Screen
....................................................
6-37.
LM FLASH Programmer Binary Image Selection Screen
...........................................................
6-38.
LM FLASH Programmer EMAC Interface Selection Screen
........................................................
6-39.
FLASH Programmer EMAC Bootload Binary Image Selection Screen
............................................
7-1.
Multiple ePWM Modules
.................................................................................................
7-2.
Submodules and Signal Connections for an ePWM Module
........................................................
7-3.
ePWM Submodules and Critical Internal Signal Interconnects
.....................................................
7-4.
Time-Base Submodule
...................................................................................................
7-5.
Time-Base Submodule Signals and Registers
........................................................................
7-6.
Time-Base Frequency and Period
......................................................................................
7-7.
Time-Base Counter Synchronization Scheme 4
......................................................................
7-8.
Time-Base Up-Count Mode Waveforms
...............................................................................
7-9.
Time-Base Down-Count Mode Waveforms
...........................................................................
7-10.
Time-Base Up-Down-Count Waveforms, TBCTL[PHSDIR = 0] Count Down On Synchronization Event
....
7-11.
Time-Base Up-Down Count Waveforms, TBCTL[PHSDIR = 1] Count Up On Synchronization Event
........
7-12.
Counter-Compare Submodule
..........................................................................................
7-13.
Detailed View of the Counter-Compare Submodule
.................................................................
7-14.
Counter-Compare Event Waveforms in Up-Count Mode
............................................................
7-15.
Counter-Compare Events in Down-Count Mode
.....................................................................
7-16.
Counter-Compare Events In Up-Down-Count Mode, TBCTL[PHSDIR = 0] Count Down On
Synchronization Event
...................................................................................................
7-17.
Counter-Compare Events In Up-Down-Count Mode, TBCTL[PHSDIR = 1] Count Up On Synchronization
Event
.......................................................................................................................
7-18.
Action-Qualifier Submodule
.............................................................................................
7-19.
Action-Qualifier Submodule Inputs and Outputs
......................................................................
7-20.
Possible Action-Qualifier Actions for EPWMxA and EPWMxB Outputs
...........................................
7-21.
AQCTLR[SHDWAQAMODE]
...........................................................................................
7-22.
AQCTLR[SHDWAQBMODE]
............................................................................................
7-23.
Up-Down-Count Mode Symmetrical Waveform
.......................................................................
7-24.
Up, Single Edge Asymmetric Waveform, With Independent Modulation on EPWMxA and
EPWMxB—Active High
..................................................................................................
7-25.
Up, Single Edge Asymmetric Waveform With Independent Modulation on EPWMxA and
EPWMxB—Active Low
...................................................................................................
7-26.
Up-Count, Pulse Placement Asymmetric Waveform With Independent Modulation on EPWMxA
.............