TBPRD Shadow (24)
TBPRD Active (24)
Counter
Up/Down
(16 Bit)
TBCTR
Active (16)
TBCTL[PHSEN]
CTR=PRD
16
Phase
Control
8
CTR=ZERO
CTR_Dir
8
CTR=ZERO
CTR=CMPB
Disabled
TBCTL[SYNCOSEL]
EPWMxSYNCO
Time-Base (TB)
TBPHS Active (24)
Sync
In/Out
Select
Mux
CTR=PRD
CTR=ZERO
CTR=CMPA
CTR=CMPB
CTR_Dir
DCAEVT1.soc
(A)
DCBEVT1.soc
(A)
Event
Trigger
and
Interrupt
(ET)
EPWMxINT
EPWMxSOCA
EPWMxSOCB
EPWMxSOCA
EPWMxSOCB
ADC
Action
Qualifier
(AQ)
EPWMA
Dead
Band
(DB)
EPWMB
PWM
Chopper
(PC)
Trip
Zone
(TZ)
EPWMxA
EPWMxB
CTR=ZERO
EPWMxTZINT
TZ1
TZ3
to
EMUSTOP
CLOCKFAIL
EQEP1ERR
(B)
DCAEVT1.force
(A)
DCAEVT2.force
(A)
DCBEVT1.force
(A)
DCBEVT2.force
(A)
CTR=CMPA
16
CTR=CMPB
16
CMPB Active (16)
CMPB Shadow (16)
CTR=PRD or ZERO
DCAEVT1.inter
DCBEVT1.inter
DCAEVT2.inter
DCBEVT2.inter
EPWMxSYNCI
TBCTL[SWFSYNC]
(Software Forced
Sync)
DCAEVT1.sync
DCBEVT1.sync
CMPA Active (24)
CMPA Shadow (24)
Introduction
672
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Enhanced Pulse Width Modulator (ePWM) Module
•
Comparator output signals (COMPxOUT).
Output signals from the comparator module can be fed through the GPIO peripheral [GPTRIP logic] to
one or all of the 12 trip inputs [TRIPIN1 - TRIPIN12] and in conjunction with the trip zone signals can
generate digital compare events.
•
Peripheral Bus
The peripheral bus is 32-bits wide and allows both 16-bit and 32-bit writes to the ePWM register file.
Figure 7-3. ePWM Submodules and Critical Internal Signal Interconnects
A
These events are generated by the type 2 ePWM digital compare (DC) submodule based on the levels of the TRIPIN
inputs [For Example: COMPxOUT and TZ signals].
B
This signal exists only on devices with eQEP module
also shows the key internal submodule interconnect signals. Each submodule is described in
detail in its respective section.