System Control Registers
238
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-124. Deep Sleep Mode Clock Gating Control Register 1 (DCGC1) Field Descriptions (continued)
Bit
Field
Value
Description
6
SSI2
SSI2 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the SSI2 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
5
SSI1
SSI1 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the SSI1 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
4
SSI0
SSI0 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the SSI0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
3
UART3
UART3 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the UART3 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
2
UART2
UART2 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the UART2 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
1
UART1
UART1 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the UART1 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
0
UART0
UART0 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the UART0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
1.13.7.19 Run Mode Clock Gating Control Register 2 (RCGC2)
Figure 1-114. Run Mode Clock Gating Control Register 2 (RCGC2)
31
29
28
27
24
Reserved
EMAC0
Reserved
R-0
R/W-0
R-0
23
22
21
20
19
18
17
16
Reserved
USB
R-0
R/W-0
15
14
13
12
9
8
Reserved
µDMA
Reserved
GPIOJ
R-0
R/W-0
R-0
R/W-0
7
6
5
4
3
2
1
0
GPIOH
GPIOG
GPIOF
GPIOE
GPIOD
GPIOC
GPIOB
GPIOA
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-125. Run Mode Clock Gating Control Register 2 (RCGC2) Field Descriptions
Bit
Field
Value
Description
31-29
Reserved
Reserved
28
EMAC0
EMAC0 Clock Gating Control in Run Mode
This bit controls the clock gating for the EMAC0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
27-17
Reserved
Reserved