71
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
16-33. DMA Bus Error Clear (DMAERRCLR) Register Field Descriptions
..............................................
16-34. DMA Channel Assignment (DMACHALT) Register Field Descriptions
..........................................
16-35. DMA Channel Map Assignment (DMACHMAP0) Register Field Descriptions
..................................
16-36. DMA Channel Map Assignment (DMACHMAP1) Register Field Descriptions
..................................
16-37. DMA Channel Map Assignment (DMACHMAP2) Register Field Descriptions
..................................
16-38. DMA Channel Map Assignment (DMACHMAP3) Register Field Descriptions
..................................
16-39. DMA Peripheral Identification 1 (DMAPeriphID1) Register Field Descriptions
..................................
16-40. DMA Peripheral Identification 2 (DMAPeriphID2) Register Field Descriptions
..................................
16-41. DMA Peripheral Identification 3 (DMAPeriphID3) Register Field Descriptions
..................................
16-42. DMA Peripheral Identification 4 (DMAPeriphID4) Register Field Descriptions
..................................
16-43. DMA PrimeCell Identification 0 (DMAPCellID0) Register Field Descriptions
....................................
16-44. DMA PrimeCell Identification 1 (DMAPCellID1) Register Field Descriptions
....................................
16-45. DMA PrimeCell Identification 2 (DMAPCellID2) Register Field Descriptions
....................................
16-46. DMA PrimeCell Identification 3 (DMAPCellID3) Register Field Descriptions
....................................
17-1.
EPI SDRAM Signal Connections
......................................................................................
17-2.
CS CSCFG Encodings
....................................................................................
17-3.
Dual- and Quad- Chip Select Address Mappings
...................................................................
17-4.
Chip Select Configuration Register Assignment
....................................................................
17-5.
Capabilities of Host Bus 8 and Host Bus 16 Modes
................................................................
17-6.
EPI Host-Bus 8 Signal Connections
..................................................................................
17-7.
EPI Host-Bus 16 Signal Connections
.................................................................................
17-8.
Data Phase Wait State Programming
................................................................................
17-9.
EPI General-Purpose Signal Connections
...........................................................................
17-10. Control Subsystem Address Mapping
................................................................................
17-11. External Peripheral Interface (EPI) Register Map M3 Base Address: 0x400D_0000, C28x Base Address:
0x7C00
...................................................................................................................
17-12. C28x Base Address: 0x4430
..........................................................................................
17-13. Base Address 0x400F_ B930
.........................................................................................
17-14. EPI Configuration Register (EPICFG) Field Descriptions
..........................................................
17-15. EPI Main Baud Rate (EPIBAUD) Register Field Descriptions
.....................................................
17-16. EPI Main Baud Rate (EPIBAUD2) Register Field Descriptions
...................................................
17-17. EPI SDRAM Configuration (EPISDRAMCFG) Register Field Descriptions
.....................................
17-18. EPI Host-Bus 8 Configuration (EPIHB8CFG) Register Field Descriptions
......................................
17-19. EPI Host-Bus 16 Configuration (EPIHB16CFG) Register Field Descriptions
...................................
17-20. EPI General-Purpose Configuration (EPIGPCFG) Register Field Descriptions
.................................
17-21. EPI Host-Bus 8 Configuration 2 (EPIHB8CFG2) Register Field Descriptions
..................................
17-22. EPI Host-Bus 16 Configuration 2 (EPIHB16CFG2) Register Field Descriptions
...............................
17-23. EPI General-Purpose Configuration 2 (EPIGPCFG2) Register Field Descriptions
.............................
17-24. EPI Address Map (EPIADDRMAP) Register Field Descriptions
..................................................
17-25. EPI Read Size 0 (EPIRSIZE0) Register and EPI Read Size 1 (EPIRSIZE1) Register Field Descriptions
..
17-26. EPI Read Address 0 (EPIRADDR0) Register and EPI Read Address 1 (EPIRADDR1) Register Field
Descriptions
..............................................................................................................
17-27. EPI Non-Blocking Read Data 0 (EPIRPSTD0) Register and EPI Non-Blocking Read Data 1
(EPIRPSTD1) Register Field Descriptions
...........................................................................
17-28. EPI Status (EPISTAT) Register Field Descriptions
.................................................................
17-29. EPI Read FIFO Count (EPIRFIFOCNT) Register Field Descriptions
............................................
17-30. EPI Read FIFO (EPIREADFIFO) Register and EPI Read FIFO Alias 1-7 (EPIREADFIFO1-7) Registers
Field Descriptions
.......................................................................................................
17-31. EPI FIFO Level Selects (EPIFIFOLVL) Register Field Descriptions
.............................................
17-32. EPI Write FIFO Count (EPIWFIFOCNT) Register Field Descriptions
............................................