Register Descriptions
322
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 General-Purpose Timers
Table 2-10. GPTM Raw Interrupt Status (GPTMRIS) Register Field Descriptions (continued)
Bit
Field
Value
Description
10
CBERIS
GPTM Capture B Event Raw Interrupt
0
The Capture B event has not occurred.
1
The Capture B event has occurred.
9
CBMRIS
GPTM Capture B Match Raw Interrupt
0
The Capture B match has not occurred.
1
The Capture B match has occurred.
This bit is cleared by writing a 1 to the CBMCINT bit in the GPTMICR register
8
TBTORIS
GPTM Timer B Time-Out Raw Interrupt
0
Timer B has not timed out.
1
ITimer B has timed out.
7-5
Reserved
4
TAMRIS
GPTM Timer A Mode Match Raw Interrupt
0
The match value has not been reached.
1
The TAMIE bit is set in the GPTMTAMR register, and the match value in the GPTMTAMATCHR
register has been reached when in the one-shot and periodic modes.
This bit is cleared by writing a 1 to the TAMCINT bit in the GPTMICR register
3
RTCRIS
GPTM RTC Raw Interrupt
0
The RTC event has not occurred
1
The RTC event has occurred
2
CAERIS
GPTM Capture A Event Raw Interrupt
0
The Capture A event has not occurred.
1
The Capture A event has occurred.
1
CAMRIS
GPTM Capture A Match Raw Interrupt
0
The Capture A match has not occurred.
1
The Capture A match has occurred.
This bit is cleared by writing a 1 to the CAMCINT bit in the GPTMICR register.
0
TATORIS
GPTM Timer A Time-Out Raw Interrupt
0
Timer A has not timed out.
1
Timer A has timed out.
This bit is cleared by writing a 1 to the TATOCINT bit in the GPTMICR register.
2.6.7 GPTM Masked Interrupt Status (GPTMMIS) Register, offset 0x020
The GPTM Masked Interrupt Status (GPTMMIS) register shows the state of the GPTM's controller-level
interrupt. If an interrupt is unmasked in GPTMIMR, and there is an event that causes the interrupt to be
asserted, the corresponding bit is set in this register. All bits are cleared by writing a 1 to the
corresponding bit in GPTMICR.
Figure 2-12. GPTM Masked Interrupt Status (GPTMMIS) Register
31
16
Reserved
R-0
15
12
11
10
9
8
Reserved
TBMMIS
CBEMIS
CBMMIS
TBTOMIS
R-0
R-0
R-0
R-0
R-0
7
6
5
4
3
2
1
0
Reserved
TAMMIS
RTCMIS
CAEMIS
CAMMIS
TATOMIS
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset