42
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
15-27. Underflow During McBSP Transmission
.............................................................................
15-28. Underflow Prevented in the McBSP Transmitter
....................................................................
15-29. Possible Responses to Transmit Frame-Synchronization Pulses
................................................
15-30. An Unexpected Frame-Synchronization Pulse During a McBSP Transmission
................................
15-31. Proper Positioning of Frame-Synchronization Pulses
..............................................................
15-32. Alternating Between the Channels of Partition A and the Channels of Partition B
.............................
15-33. Reassigning Channel Blocks Throughout a McBSP Data Transfer
..............................................
15-34. McBSP Data Transfer in the 8-Partition Mode
......................................................................
15-35. Activity on McBSP Pins for the Possible Values of XMCM
........................................................
15-36. Typical SPI Interface
....................................................................................................
15-37. SPI Transfer With CLKSTP = 10b (No Clock Delay), CLKXP = 0, and CLKRP = 0
...........................
15-38. SPI Transfer With CLKSTP = 11b (Clock Delay), CLKXP = 0, CLKRP = 1
.....................................
15-39. SPI Transfer With CLKSTP = 10b (No Clock Delay), CLKXP = 1, and CLKRP = 0
...........................
15-40. SPI Transfer With CLKSTP = 11b (Clock Delay), CLKXP = 1, CLKRP = 1
.....................................
15-41. SPI Interface with McBSP Used as Master
..........................................................................
15-42. SPI Interface With McBSP Used as Slave
...........................................................................
15-43. Unexpected Frame-Synchronization Pulse With (R/X)FIG = 0
....................................................
15-44. Unexpected Frame-Synchronization Pulse With (R/X)FIG = 1
....................................................
15-45. Companding Processes for Reception and for Transmission
....................................................
15-46. Range of Programmable Data Delay
.................................................................................
15-47. 2-Bit Data Delay Used to Skip a Framing Bit
........................................................................
15-48. Data Clocked Externally Using a Rising Edge and Sampled by the McBSP Receiver on a Falling Edge
..
15-49. Frame of Period 16 CLKG Periods and Active Width of 2 CLKG Periods
.......................................
15-50. Data Clocked Externally Using a Rising Edge and Sampled by the McBSP Receiver on a Falling Edge
..
15-51. Unexpected Frame-Synchronization Pulse With (R/X) FIG = 0
...................................................
15-52. Unexpected Frame-Synchronization Pulse With (R/X) FIG = 1
...................................................
15-53. Companding Processes for Reception and for Transmission
.....................................................
15-54.
μ
-Law Transmit Data Companding Format
..........................................................................
15-55. A-Law Transmit Data Companding Format
..........................................................................
15-56. Range of Programmable Data Delay
.................................................................................
15-57. 2-Bit Data Delay Used to Skip a Framing Bit
........................................................................
15-58. Data Clocked Externally Using a Rising Edge and Sampled by the McBSP Receiver on a Falling Edge
..
15-59. Frame of Period 16 CLKG Periods and Active Width of 2 CLKG Periods
.......................................
15-60. Data Clocked Externally Using a Rising Edge and Sampled by the McBSP Receiver on a Falling Edge
..
15-61. Four 8-Bit Data Words Transferred To/From the McBSP
..........................................................
15-62. One 32-Bit Data Word Transferred To/From the McBSP
..........................................................
15-63. 8-Bit Data Words Transferred at Maximum Packet Frequency
...................................................
15-64. Configuring the Data Stream of as a Continuous 32-Bit Word
....................................................
15-65. Data Receive Registers (DRR2 and DRR1)
.........................................................................
15-66. Data Transmit Registers (DXR2 and DXR1)
........................................................................
15-67. Serial Port Control 1 Register (SPCR1)
.............................................................................
15-68. Serial Port Control 2 Register (SPCR2)
.............................................................................
15-69. Receive Control Register 1 (RCR1)
..................................................................................
15-70. Receive Control Register 2 (RCR2)
..................................................................................
15-71. Transmit Control 1 Register (XCR1)
..................................................................................
15-72. Transmit Control 2 Register (XCR2)
.................................................................................
15-73. Sample Rate Generator 1 Register (SRGR1)
.......................................................................
15-74. Sample Rate Generator 2 Register (SRGR2)
.......................................................................
15-75. Multichannel Control 1 Register (MCR1)
............................................................................