13
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Contents
16.7.2
DMA Configuration (DMACFG), offset 0x004
.............................................................
16.7.3
DMA Channel Control Base Pointer (DMACTLBASE), offset 0x008
...................................
16.7.4
DMA Alternate Channel Control Base Pointer (DMAALTBASE), offset 0x00C
.......................
16.7.5
DMA Channel Wait-on-Request Status (DMAWAITSTAT), offset 0x010
..............................
16.7.6
DMA Channel Software Request (DMASWREQ), offset 0x014
........................................
16.7.7
DMA Channel Useburst Set (DMAUSEBURSTSET), offset 0x018
.....................................
16.7.8
DMA Channel Useburst Clear (DMAUSEBURSTCLR), offset 0x01C
..................................
16.7.9
DMA Channel Request Mask Set (DMAREQMASKSET), offset 0x020
...............................
16.7.10
DMA Channel Request Mask Clear (DMAREQMASKCLR), offset 0x024
...........................
16.7.11
DMA Channel Enable Set (DMAENASET), offset 0x028
...............................................
16.7.12
DMA Channel Enable Clear (DMAENACLR), offset 0x02C
............................................
16.7.13
DMA Channel Primary Alternate Set (DMAALTSET), offset 0x030
...................................
16.7.14
DMA Channel Primary Alternate Clear (DMAALTCLR), offset 0x034
................................
16.7.15
DMA Channel Priority Set (DMAPRIOSET), offset 0x038
..............................................
16.7.16
DMA Channel Priority Clear (DMAPRIOCLR), offset 0x03C
...........................................
16.7.17
DMA Bus Error Clear (DMAERRCLR), offset 0x04C
...................................................
16.7.18
DMA Channel Assignment (DMACHALT), offset 0x500
................................................
16.7.19
DMA Channel Map Assignment (DMACHMAP0) Register, offset 0x510
............................
16.7.20
DMA Channel Map Assignment (DMACHMAP1) Register, offset 0x514
............................
16.7.21
DMA Channel Map Assignment (DMACHMAP2) Register, offset 0x518
............................
16.7.22
DMA Channel Map Assignment (DMACHMAP3) Register, offset 0x51C
............................
16.7.23
DMA Peripheral Identification 0 (DMAPeriphID0), offset 0xFE0
......................................
16.7.24
DMA Peripheral Identification 1 (DMAPeriphID1), offset 0xFE4
......................................
16.7.25
DMA Peripheral Identification 2 (DMAPeriphID2), offset 0xFE8
......................................
16.7.26
DMA Peripheral Identification 3 (DMAPeriphID3), offset 0xFEC
......................................
16.7.27
DMA Peripheral Identification 4 (DMAPeriphID4), offset 0xFD0
......................................
16.7.28
DMA PrimeCell Identification 0 (DMAPCellID0), offset 0xFF0
.........................................
16.7.29
DMA PrimeCell Identification 1 (DMAPCellID1), offset 0xFF4
.........................................
16.7.30
DMA PrimeCell Identification 2 (DMAPCellID2), offset 0xFF8
.........................................
16.7.31
DMA PrimeCell Identification 3 (DMAPCellID3), offset 0xFFC
........................................
17
External Peripheral Interface (EPI)
.....................................................................................
17.1
Introduction
...............................................................................................................
17.2
EPI Block Diagram
......................................................................................................
17.3
Functional Description
..................................................................................................
17.3.1
Non-Blocking Reads
..........................................................................................
17.4
DMA Operation
.........................................................................................................
17.5
Initialization and Configuration
.........................................................................................
17.6
SDRAM Mode
...........................................................................................................
17.6.1
External Signal Connections
.................................................................................
17.6.2
Refresh Configuration
........................................................................................
17.6.3
Bus Interface Speed
..........................................................................................
17.6.4
Non-Blocking Read Cycle
....................................................................................
17.6.5
Normal Read Cycle
...........................................................................................
17.6.6
Write Cycle
.....................................................................................................
17.7
Host Bus Mode
..........................................................................................................
17.7.1
Control Pins
....................................................................................................
17.7.2
Speed of Transactions
........................................................................................
17.7.3
Sub-Modes of Host Bus 8/16
................................................................................
17.7.4
Host Bus Operation
...........................................................................................
17.8
General-Purpose Mode
.................................................................................................
17.8.1
General Purpose Bus Operation
............................................................................
17.9
C28x Access to EPI
.....................................................................................................
17.9.1
Real-Time Window (RTW)
...................................................................................