System Control Registers
173
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-38. System Control, Configuration Registers Address Map (continued)
Register
Acronym
Register
Description
Size (x8)
C28
Offset
(x16)
M3 Offset
(x8)
C28
Protectio
n
M3
Protection
Reset Source
Read
Only
CTOMIPCFLG
C28 to M3 core IPC
request flag register
4
0x04
C28SYSRST,
SRXRST
MTOCIPCACK
M3 to C28 core IPC
request acknowledge
register
4
0x06
SRXRST
MTOCIPCSTS
M3 to C28 core IPC
request status
register
4
0x08
SRXRST
Reserved
Reserved
4
0xA
MIPCCOUNTE
RL
M3 IPC Counter Low
Register
(clocked by shared
resource clock)
4
0x0C
0x18
SRXRST
Yes
MIPCCOUNTE
RH
M3 IPC Counter High
Register
(clocked by shared
resource clock)
4
0x0E
0x1C
SRXRST
Yes
CTOMIPCCOM
C28 to M3 IPC
Command Register
4
0x10
0x20
C28SYSRST
SRXRST
CTOMIPCADD
R
C28 to M3 IPC
Address Register
4
0x12
0x24
C28SYSRST,
SRXRST
CTOMIPCDAT
AW
C28 to M3 IPC Data
Write Register
4
0x14
0x28
C28RST
CTOMIPCDAT
AR
C28 to M3 IPC Data
Read Register
4
0x16
0x2C
SRXRST
Yes
for
C28x
MTOCIPCCOM
M3 to C28 IPC
Command Register
4
0x18
0x30
SRXRST
Yes
for
C28x
MTOCIPCADD
R
M3 to C28 IPC
Address Register
4
0x1A
0x34
SRXRST
Yes
for
C28x
MTOCIPCDAT
AW
M3 to C28 IPC Data
Write Register
4
0x1C
0x38
SRXRST
Yes
for
C28x
MTOCIPCDAT
AR
M3 to C28 IPC Data
Read Register
4
0x1E
0x3C
C28SYSRST,
SRXRST
CTOMIPCBOO
TSTS
IPC Boot Status
Register
4
0x20
0x40
C28SYSRST,
SRXRST
MTOCIPCBOO
TMODE
IPC Boot Mode
Register
4
0x22
0x44
SRXRST
Yes
for
C28x
CPUMPREQU
EST
Flash programming
semaphore PUMP
request register
4
0x24
EALLOW
MWRALLOW
SRXRST
CCLKREQUES
T
Clock configuration
semaphore C28
request register
4
0x26
EALLOW
MWRALLOW
SRXRST
Reserved
Reserved
48
0x28