System Control Registers
236
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-123. Sleep Mode Clock Gating Control Register 1 (SCGC1) Field Descriptions (continued)
Bit
Field
Value
Description
19
TIMER3
GPT3 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the TIMER3 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
18
TIMER2
GPT2 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the TIMER2 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
17
TIMER1
GPT1 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the TIMER1 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
16
TIMER0
GPT0 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the TIMER0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
15
Reserved
Reserved
14
I2C1
I2C1 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the I2C1 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
13
Reserved
Reserved
12
I2C0
I2C0 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the I2C0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
11-8
Reserved
Reserved
7
SSI3
SSI3 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the SSI3 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
6
SSI2
SSI2 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the SSI2 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
5
SSI1
SSI1 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the SSI1 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
4
SSI0
SSI0 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the SSI0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
3
UART3
UART3 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the UART3 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
2
UART2
UART2 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the UART2 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
1
UART1
UART1 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the UART1 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
0
UART0
UART0 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the UART0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.