Latch
Generate
SOC
Pulse
When
Input = 1
4-bit
Counter
Set
Clear
Inc CNT
ETPS[SOCBCNT]
ETPS[SOCBPRD]
ETCLR[SOCB]
EPWMxSOCB
ETFRC[SOCB]
ETSEL[SOCB]
000
001
010
011
100
DCBEVT1.soc
ETFLG[SOCB]
ETSEL[SOCBSEL]
4
4
ETCNTINIT[SOCBINIT]
ETCNTINITCTL[SOCBINITFRC]
EPWMxSYNCI
ETCNTINITCTL[SOCBINITEN]
0
1
101
0
1
110
0
1
111
0
1
ETSEL[SOCBSELCMP]
0
1
ETINTPS[SOCBPRD2]
ETPS[SOCPSSEL]
ETPS[SOCPSSEL]
ETSOCPS[SOCBCNT2]
0
1
CTRU = CMPA
CTRU = CMPC
CTRD = CMPA
CTRD = CMPC
CTRU = CMPB
CTRU = CMPD
CTRD = CMPB
CTRD = CMPD
CTR = Zero
CTR = PRD
ClrCNT
Latch
Generate
SOC
Pulse
When
Input = 1
4-bit
Counter
Set
Clear
Inc CNT
ETPS[SOCACNT]
ETPS[SOCAPRD]
ETCLR[SOCA]
EPWMxSOCA
ETFRC[SOCA]
ETSEL[SOCA]
000
001
010
011
100
DCAEVT1.soc
ETFLG[SOCA]
ETSEL[SOCASEL]
4
4
ETCNTINIT[SOCAINIT]
ETCNTINITCTL[SOCAINITFRC]
EPWMxSYNCI
ETCNTINITCTL[SOCAINITEN]
0
1
101
0
1
110
0
1
111
0
1
ETSEL[SOCASELCMP]
0
1
ETINTPS[SOCAPRD2]
ETPS[SOCPSSEL]
ETPS[SOCPSSEL]
ETSOCPS[SOCACNT2]
0
1
CTR = Zero
CTR = PRD
CTRU = CMPA
CTRU = CMPC
CTRD = CMPA
CTRD = CMPC
CTRU = CMPB
CTRU = CMPD
CTRD = CMPB
CTRD = CMPD
ClrCNT
ePWM Submodules
735
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Enhanced Pulse Width Modulator (ePWM) Module
Figure 7-45. Event-Trigger SOCA Pulse Generator
A
The DCAEVT1.soc signals are signals generated by the Digital compare (DC) submodule described later in
.
shows the operation of the event-trigger's start-of-conversion-B (SOCB) pulse generator. The
event-trigger's SOCB pulse generator operates the same way as the SOCA.
Figure 7-46. Event-Trigger SOCB Pulse Generator
A
The DCBEVT1.soc signals are signals generated by the Digital compare (DC) submodule in
.