System Control Registers
277
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-175. µCRCRES Register Field Descriptions
Bit
Field
Value
Description
31-0
RESULT
This register contains the calculated CRC. This gets updated for every read (byte access) to
mirrored address locations.
1.13.11 Master Subsystem IPC Registers
The below registers are mapped to the master subsystem address map only.
1.13.11.1 M3 to C28 IPC Set (MTOCIPCSET) Register
Figure 1-164. M3 to C28 IPC Set (MTOCIPCSET) Register
31
30
29
28
27
26
25
24
IPC32
IPC31
IPC30
IPC29
IPC28
IPC27
IPC26
IPC25
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
23
22
21
20
19
18
17
16
IPC24
IPC23
IPC22
IPC21
IPC20
IPC19
IPC18
IPC17
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
15
14
13
12
11
10
9
8
IPC16
IPC15
IPC14
IPC13
IPC12
IPC11
IPC10
IPC9
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
7
6
5
4
3
2
1
0
IPC8
IPC7
IPC6
IPC5
IPC4
IPC3
IPC2
IPC1
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-176. M3 to C28 IPC Set (MTOCIPCSET) Field Descriptions
Bit
Field
Value
Description
31
IPC32
0
MTOCIPCSET Flag 32. M3 to C28 core IPC flag 32 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
30
IPC31
0
MTOCIPCSET Flag 31. M3 to C28 core IPC flag 31 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
29
IPC30
0
MTOCIPCSET Flag 30. M3 to C28 core IPC flag 30 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
28
IPC29
0
MTOCIPCSET Flag 29. M3 to C28 core IPC flag 29 set. If a bit is set by writing a ‘'1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
27
IPC28
0
MTOCIPCSET Flag 28. M3 to C28 core IPC flag 28 set. If a bit is set by writing a ‘'1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
26
IPC27
0
MTOCIPCSET Flag 27. M3 to C28 core IPC flag 27 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
25
IPC26
0
MTOCIPCSET Flag 26. M3 to C28 core IPC flag 26 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
24
IPC25
0
MTOCIPCSET Flag 25. M3 to C28 core IPC flag 25 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
23
IPC24
0
MTOCIPCSET Flag 24. M3 to C28 core IPC flag 24 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.