Register Descriptions
320
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 General-Purpose Timers
Table 2-8. GPTM Control (GPTMCTL) Register Field Descriptions (continued)
Bit
Field
Value
Description
6
TAPWML
GPTM Timer A PWM Output Level
0
Output is unaffected.
1
Output is inverted.
5
Reserved
Reserved
4
RTCEN
GPTM RTC Enable
0
RTC counting is disabled.
1
RTC counting is enabled.
3-2
TAEVENT
GPTM Timer A Event Mode
0x0
Positive edge
0x1
Negative edge
0x2
Reserved
0x3
Both edges
1
TASTALL
GPTM Timer A Stall Enable
0
Timer A continues counting while the processor is halted by the debugger
1
Timer A freezes counting while the processor is halted by the debugger
0
TAEN
GPTM Timer A Enable
0
Timer A is disabled
1
Timer A is enabled and begins counting or the capture logic is enabled based on the GPTMCFG
register.
2.6.5 GPTM Interrupt Mask (GPTMIMR) Register, offset 0x018
The GPTM Interrupt Mask (GPTMIMR) register allows software to enable/disable GPTM controller-level
interrupts. Setting a bit enables the corresponding interrupt, while clearing a bit disables it.
Figure 2-10. GPTM Interrupt Mask (GPTMIMR) Register
31
16
Reserved
R-0
15
12
11
10
9
8
Reserved
TBMIM
CBEIM
CBMIM
TBTOIM
R-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
Reserved
TAMIM
RTCIM
CAEIM
CAMIM
TATOIM
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 2-9. GPTM Interrupt Mask (GPTMIMR) Register Field Descriptions
Bit
Field
Value
Description
31-12
Reserved
11
TBMIM
GPTM Timer B Mode Match Interrupt Mask
0
Interrupt is disabled.
1
Interrupt is enabled.
10
CBEIM
GPTM Capture B Event Interrupt Mask
0
Interrupt is disabled.
1
Interrupt is enabled.