Section 24 Electrical Characteristics
Rev. 5.00 May 29, 2006 page 627 of 698
REJ09B0146-0500
24.3.5
Burst ROM Timing
CKIO
A25 to A4
A3 to A0
CSn
RD/
WR
RD
D31 to D0
BS
DACKn
WAIT
t
AD
t
AD
t
AD
t
AD
t
CSD1
t
RWD
t
BSD
t
BSD
t
AH
t
BSD
t
DAKD1
t
DAKD2
t
CSD2
t
RSD
t
RDS1
t
WTS
t
WTH
t
RDS
t
RSD
T
1
T
B2
T
B1
T
B2
T
B1
T
B2
T
B1
T
2
t
RSD
t
RDH1
t
RSD
t
AH
t
RDH1
t
RWH
t
AH
t
RWH
t
RWD
t
RDH1
t
BSD
Note: In the write cycle, the basic bus cycle, the basic bus cycle is performed.
tRDH1: Stipulated from the faster negate timing of
CSn
or
RD
tAH: Stipulated from the slower negate timing of
CSn
,
RD
, or
WEn
Figure 24.19 Burst ROM Bus Cycle (No Wait)
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...