Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 214 of 698
REJ09B0146-0500
Table 8.17
Relationship between Bus Width, AMX, and Address Multiplex Output
Setting
External Address Pins
Bus
Width
Memory
Type
AMX3 AMX2
AMX1
AMX0
Output
Timing
A1 to A8
A9
A10
A11
A12
A13
A14
A15
A16
Column
address
A1 to A8
A9
A10
A11
L/H
*
3
A13
A23
A24
*
4
A25
*
4
4M ×
16 bits ×
4 banks
*
1
1
1
0
1
Row
address
A10 to A17 A18
A19
A20
A21
A22
A23
A24
A25
*
4
Column
address
A1 to A8
A9
A10
A11
L/H
*
3
A13
A23
*
4
A24
*
4
2M ×
16 bits ×
4 banks
*
2
0
1
0
1
Row
address
A10 to A17 A18
A19
A20
A21
A22
A23
*
4
A24
*
4
Column
address
A1 to A8
A9
A10
A11
L/H
*
3
A13
A22
*
4
A23
*
4
1M ×
16 bits ×
4 banks
*
2
0
1
0
0
Row
address
A9 to A16
A17
A18
A19
A20
A21
A22
*
4
A23
*
4
Column
address
A1 to A8
A9
A10
A11
L/H
*
3
A13
A23
*
4
A24
*
4
2M ×
8 bits ×
4 banks
*
2
0
1
0
1
Row
address
A10 to A17 A18
A19
A20
A21
A22
A23
*
4
A24
*
4
Column
address
A1 to A8
A9
A10
A11
L/H
*
3
A21
*
4
A22
*
4
A15
32 bits
512k ×
32 bits ×
4 banks
*
2
0
1
1
1
Row
address
A9 to A16
A17
A18
A19
A20
A21
*
4
A22
*
4
A23
Column
address
A1 to A8
A9
A10
L/H
*
3
A12
A23
A24
*
4
A25
*
4
8M ×
16 bits ×
4 banks
*
1
1
1
1
0
Row
address
A11 to A18 A19
A20
A21
A22
A23
A24
*
4
A25
*
4
Column
address
A1 to A8
A9
A10
L/H
*
3
A12
A22
A23
*
4
A24
*
4
4M ×
16 bits ×
4 banks
*
2
1
1
0
1
Row
address
A10 to A17 A18
A19
A20
A21
A22
A23
*
4
A24
*
4
Column
address
A1 to A8
A9
A10
L/H
*
3
A12
A22
*
4
A23
*
4
A24
2M ×
16 bits ×
4 banks
*
2
0
1
0
1
Row
address
A10 to A17 A18
A19
A20
A21
A22
*
4
A23
*
4
A24
Column
address
A1 to A8
A9
A10
L/H
*
3
A12
A21
*
4
A22
*
4
A15
1M ×
16 bits ×
4 banks
*
2
0
1
0
0
Row
address
A9 to A16
A17
A18
A19
A20
A21
*
4
A22
*
4
A23
Column
address
A1 to A8
A9
A10
L/H
*
3
A12
A22
*
4
A23
*
4
A24
16 bits
2M ×
8 bits ×
4 banks
*
2
0
1
0
1
Row
address
A10 to A17 A18
A19
A20
A21
A22
*
4
A23
*
4
A24
Notes:
1. Only
RASL
/
CASL
are output.
2.
RASU
and
CASU
are output for upper 32-Mbyte addresses, and
RASL
and
CASL
for lower 32-
Mbyte addresses.
3. L/H is a bit used in the command specification; it is fixed at L or H according to the access mode.
4. Bank address specification
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...