Section 20 D/A Converter (DAC)
Rev. 5.00 May 29, 2006 page 549 of 698
REJ09B0146-0500
Section 20 D/A Converter (DAC)
This LSI includes a D/A converter with two channels.
Figure 20.1 shows a block diagram of the D/A converter.
AV
CC
DA
0
DA
1
DACR
DADR0
DADR1
Module data bus
Bus interface
On-chip
data bus
Control circuit
8-bit D/A
AV
SS
Legend:
DACR:
DADR0:
DADR1:
D/A control register
D/A data register 0
D/A data register 1
Figure 20.1 D/A Converter Block Diagram
20.1
Feature
D/A converter features are listed below.
•
8-bit resolution
•
Two output channels
•
Conversion time: maximum 10 µs (with 20-pF capacitive load)
•
Output voltage: 0 V to AVcc
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...