Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 204 of 698
REJ09B0146-0500
interface address range comprises the 32 Mbytes at H'16 H'20000000
×
n to
H'17 H'20000000 x n (where n = 0 to 6, and n = 1 to 6 represents shadow space).
For ordinary memory and burst ROM, byte, word, or longword can be selected as the bus width
using the A5SZ1 to A5SZ0 bits of BCR2. For the PCMCIA interface, byte, and word can be
selected as the bus width using the A5SZ1 to A5SZ0 bits of BCR2.
When the area 5 space is accessed and ordinary memory is connected, a
CS5
signal is asserted. An
RD signal that can be used as
OE
and the
WE0
to
WE3
signals for write control are also asserted.
When the PCMCIA interface is used, the
CE1A
signal,
CE2A
signal,
RD
signal as
OE
signal, and
WE1
,
ICIORD
, and
ICIOWR
signals are asserted.
The number of bus cycles is selected between 0 and 10 wait cycles using the A5W2 to A5W0 bits
of WCR2. With the PCMCIA interface, from 0 to 38 wait cycles can be selected using the A5W2
to A5W0 bits of WCR2 and the A5W3 bit of PCR. In addition, any number of waits can be
inserted in each bus cycle by means of the external wait pin (
WAIT
). When a burst function is
used, the bus cycle pitch of the burst cycle is determined within a range of 2 to 11 (2 to 39 for the
PCMCIA interface) according to the number of waits. The setup and hold times of address/
CS5
for the read/write strobe signals can be set in the range 0.5 to 7.5 using A5TED2 to A5TED0 and
A5TEH2 to A5TEH0 bits of the PCR register.
Area 6: Area 6 physical addresses A28 to A26 are 110. Addresses A31 to A29 are ignored and the
address range is the 64 Mbytes at H'18 H'20000000
×
n – H'1B H'20000000
×
n (n
=
0 to 6 and n
=
1 to 6 are the shadow spaces).
Ordinary memories like SRAM and ROM as well as burst ROM and PCMCIA interfaces can be
connected to this space. When the PCMCIA interface is used, the IC memory card interface
address range is 32 Mbytes at H'18 H'20000000
×
n – H'19 H'20000000
×
n
and the I/O card interface address range is 32 Mbytes at H'1A H'20000000
×
n –
H'1B H'20000000
×
n (n
=
0 to 6 and n
=
1 to 6 are the shadow spaces).
For ordinary memory and burst ROM, byte, word, or longword can be selected as the bus width
using the A6SZ1 to A6SZ0 bits of BCR2. For the PCMCIA interface, byte, and word can be
selected as the bus width using the A6SZ1 to A6SZ0 bits of BCR2.
When the area 6 space is accessed and ordinary memory is connected, a
CS6
signal is asserted. An
RD
signal that can be used as
OE
and the
WE0
to
WE3
signals for write control are also asserted.
When the PCMCIA interface is used, the
CE1B
signal,
CE2B
signal,
RD
signal as
OE
signal, and
WE
,
ICIORD
, and
ICIOWR
signals are asserted.
The number of bus cycles is selected between 0 and 10 wait cycles using the A6W2 to A6W0 bits
of WCR2. With the PCMCIA interface, from 0 to 38 wait cycles can be selected using the A6W2
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...