Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 275 of 698
REJ09B0146-0500
Transfer
source address
+4
+8
+12
Transfer
destination address
+4
+8
+12
Data read cycle
(1st cycle)
(2nd cycle)
A25 to A0
CKIO
CSn
RD
WEn
DACKn
D31 to D0
Note: Transfer between external memories, DACK output in a read cycle DACK output timing
is the same as that of
CSn
.
Figure 9.7 Example of DMA Transfer Timing in the Direct Address Mode
in the Dual Address Mode (16-Byte Transfer, Transfer Source: Ordinary Memory,
Transfer Destination: Ordinary Memory)
+4
+8
+12
A25 to A0
CKIO
CSn
RAS
CAS
WEn
RD/
WR
DACKn
D31 to D0
Data read cycle
(1st cycle)
(2nd cycle)
Data write cycle
Note: Transfer between external memories, DACK output in a read cycle DACK output timing
is the same as that of
CSn
.
Transfer source address
Transfer destination address
Figure 9.8 Example of DMA Transfer Timing in the Direct Address Mode
in the Dual Address Mode (16-Byte Transfer, Transfer Source: Synchronous DRAM,
Transfer Destination: Ordinary Memory)
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...