Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 168 of 698
REJ09B0146-0500
Table 8.2
Physical Address Space Map
Area
Connectable Memory
Physical Address
Capacity
Access Size
H'00000000 to H'03FFFFFF
64 Mbytes
8, 16, 32
*
2
0
Ordinary memory
*
1
,
burst ROM
H'00 H'20000000
×
n to
H'03 H'20000000
×
n
Shadow
n: 1 to 6
H'04000000 to H'07FFFFFF
64 Mbytes
8, 16, 32
*
3
1
Internal I/O registers
*
8
H'04 H'20000000
×
n to
H'07 H'20000000
×
n
Shadow
n: 1 to 6
H'08000000 to H'0BFFFFFF
64 Mbytes
8, 16, 32
*
3
*
4
2
Ordinary memory
*
1
,
synchronous DRAM
H'08 H'20000000
×
n to
H'0B H'20000000
×
n
Shadow
n: 1 to 6
H'0C000000 to H'0FFFFFFF
64 Mbytes
8, 16, 32
*
3
*
5
3
Ordinary memory
*
1
,
synchronous DRAM
H'0C H'20000000
×
n to
H'0F H'20000000
×
n
Shadow
n: 1 to 6
H'10000000 to H'13FFFFFF
64 Mbytes
8, 16, 32
*
3
4
Ordinary memory
*
1
H'10 H'20000000
×
n to
H'13 H'20000000
×
n
Shadow
n: 1 to 6
H'14000000 to H'15FFFFFF
32 Mbytes
H'16000000 to H'17FFFFFF
32 Mbytes
8, 16, 32
*
3
*
6
5
Ordinary memory
*
1
,
PCMCIA, burst ROM
H'14 H'20000000
×
n to
H'17 H'20000000
×
n
Shadow
n: 1 to 6
H'18000000 to H'19FFFFFF
H'1A000000 to H'1BFFFFFF
32 Mbytes
8, 16, 32
*
3
*
6
6
Ordinary memory
*
1
,
PCMCIA, burst ROM
H'18 H'20000000
×
n to
H'1B H'20000000
×
n
Shadow
n: 1 to 6
7
*
7
Reserved area
H'1C H'20000000
×
n
to H'1F H'20000000
×
n
n: 0 to 7
Notes: 1. Memory with interface such as SRAM or ROM.
2. Use external pin to specify memory bus width.
3. Use register to specify memory bus width.
4. With synchronous DRAM interfaces, bus width must be 16 or 32 bits.
5. With synchronous DRAM interfaces, bus width must be 16 or 32 bits.
6. With PCMCIA interface, bus width must be 8 or 16 bits.
7. Do not access the reserved area. If the reserved area is accessed, the correct
operation cannot be guaranteed.
8. When the control register in area 1 is not used for address translation by the MMU, set
the top three bits of the logical address to 101 to allocate in the P2 space.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...