Section 7 User Break Controller
Rev. 5.00 May 29, 2006 page 144 of 698
REJ09B0146-0500
7.2.4
Break Address Register B (BARB)
BARB is a 32-bit read/write register. BARB specifies the address used as a break condition in
channel B.
Bit
Bit Name
Initial Value
R/W
Description
31 to 0
BAB31 to
BAB0
All 0
R/W
Break Address
Stores the address of LAB or IAB that specifies
the break conditions of channel B.
7.2.5
Break Address Mask Register B (BAMRB)
BAMRB is a 32-bit read/write register. BAMRB specifies bits masked in the break address
specified by BARB.
Bit
Bit Name
Initial Value
R/W
Description
31 to 0
BAMB31 to
BAMB0
All 0
R/W
Break Address Mask
Specifies bits masked in the channel B break
address bits specified by BARB (BAB31 to
BAB0).
0: Break address BABn of channel B is included
in the break condition
1: Break address BABn of channel B is masked
and is not included in the break condition
Note: n = 31 to 0
7.2.6
Break Data Register B (BDRB)
BDRB is a 32-bit read/write register.
Bit
Bit Name
Initial Value
R/W
Description
31 to 0
BDB31 to
BDB0
All 0
R/W
Break Data Bit
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...