Rev. 5.00 May 29, 2006 page xiii of xlviii
Item
Page
Revision (See Manual for Details)
8.5.4 Synchronous
DRAM Interface
Figure 8.27
Synchronous DRAM
Mode Write Timing
233
Figure amended and note added
CKIO
A11 (A10)
*
A12 (A11)
*
A10 to A2
(A9 to A1)
*
CSn
RD/
WR
RASU
or
RASL
CASU
or
CASL
D31 to D0
CKE
Note:
*
Items in parentheses ( ) apply to 16-bit bus width connections.
TRp1
TRp2
TRp3
TRp4
TMw1
TMw2
TMw3
TMw4
(High)
A15 to A13
or (A14 to A12)
*
9.3.2 DMA
Destination Address
Registers 0 to 3
(DAR_0 to DAR_3)
255
Description amended
To transfer data in 16 bits or in 32 bits, specify the address with
16-bit or 32-bit address boundary. When transferring data in 16-
byte units, a 16-byte boundary (address 16n) must be set for
the source address value. Specifying other addresses does not
guarantee operation.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...