Section 10 Clock Pulse Generator (CPG)
Rev. 5.00 May 29, 2006 page 308 of 698
REJ09B0146-0500
As PLL circuit 1 compensates for fluctuations in the CKIO pin load, this mode is suitable for
connection of synchronous DRAM.
Table 10.3
Available Combination of Clock Mode and FRQCR Values
Clock
Mode FRQCR
*
1
PLL1
PLL2
Clock Rate
*
2
(I:B:P)
Input Frequency Range
CKIO Frequency
Range
H'0100
ON (
×
1)
ON (
×
1)
1:1:1
25 MHz to 33.34 MHz
25 MHz to 33.34 MHz
H'0101
ON (
×
1)
ON (
×
1)
1:1:1/2
25 MHz to 66.67 MHz
25 MHz to 66.67 MHz
H'0102
ON (
×
1)
ON (
×
1)
1:1:1/4
25 MHz to 66.67 MHz
25 MHz to 66.67 MHz
H'0111
ON (
×
2)
ON (
×
1)
2:1:1
25 MHz to 33.34 MHz
25 MHz to 33.34 MHz
H'0112
ON (
×
2)
ON (
×
1)
2:1:1/2
25 MHz to 66.67 MHz
25 MHz to 66.67 MHz
H'0115
ON (
×
2)
ON (
×
1)
1:1:1
25 MHz to 33.34 MHz
25 MHz to 33.34 MHz
H'0116
ON (
×
2)
ON (
×
1)
1:1:1/2
25 MHz to 66.67 MHz
25 MHz to 66.67 MHz
H'0122
ON (
×
4)
ON (
×
1)
4:1:1
25 MHz to 33.34 MHz
25 MHz to 33.34 MHz
H'0126
ON (
×
4)
ON (
×
1)
2:1:1
25 MHz to 33.34 MHz
25 MHz to 33.34 MHz
H'012A
ON (
×
4)
ON (
×
1)
1:1:1
25 MHz to 33.34 MHz
25 MHz to 33.34 MHz
H'A100
ON (
×
3)
ON (
×
1)
3:1:1
25 MHz to 33.34 MHz
25 MHz to 33.34 MHz
H'A101
ON (
×
3)
ON (
×
1)
3:1:1/2
25 MHz to 44.44 MHz
25 MHz to 44.44 MHz
H'E100
ON (
×
3)
ON (
×
1)
1:1:1
25 MHz to 33.34 MHz
25 MHz to 33.34 MHz
0
H'E101
ON (
×
3)
ON (
×
1)
1:1:1/2
25 MHz to 44.44 MHz
25 MHz to 44.44 MHz
H'0100
ON (
×
1)
ON (
×
4)
4:4:4
6.25 MHz to 8.34 MHz
25 MHz to 33.34 MHz
H'0101
ON (
×
1)
ON (
×
4)
4:4:2
6.25 MHz to 16.67 MHz
25 MHz to 66.67 MHz
H'0102
ON (
×
1)
ON (
×
4)
4:4:1
6.25 MHz to 16.67 MHz
25 MHz to 66.67 MHz
H'0111
ON (
×
2)
ON (
×
4)
8:4:4
6.25 MHz to 8.34 MHz
25 MHz to 33.34 MHz
H'0112
ON (
×
2)
ON (
×
4)
8:4:2
6.25 MHz to 16.67 MHz
25 MHz to 66.67 MHz
H'0115
ON (
×
2)
ON (
×
4)
4:4:4
6.25 MHz to 8.34 MHz
25 MHz to 33.34 MHz
H'0116
ON (
×
2)
ON (
×
4)
4:4:2
6.25 MHz to 16.67 MHz
25 MHz to 66.67 MHz
H'0122
ON (
×
4)
ON (
×
4)
16:4:4
6.25 MHz to 8.34 MHz
25 MHz to 33.34 MHz
H'0126
ON (
×
4)
ON (
×
4)
8:4:4
6.25 MHz to 8.34 MHz
25 MHz to 33.34 MHz
H'012A
ON (
×
4)
ON (
×
4)
4:4:4
6.25 MHz to 8.34 MHz
25 MHz to 33.34 MHz
H'A100
ON (
×
3)
ON (
×
4)
12:4:4
6.25 MHz to 8.34 MHz
25 MHz to 33.34 MHz
H'A101
ON (
×
3)
ON (
×
4)
12:4:2
6.25 MHz to 11.11 MHz
25 MHz to 44.44 MHz
H'E100
ON (
×
3)
ON (
×
4)
4:4:4
6.25 MHz to 8.34 MHz
25 MHz to 33.34 MHz
1, 2
H'E101
ON (
×
3)
ON (
×
4)
4:4:2
6.25 MHz to 11.11 MHz
25 MHz to 44.44 MHz
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...