Section 6 Interrupt Controller (INTC)
Rev. 5.00 May 29, 2006 page 134 of 698
REJ09B0146-0500
source flag after it has been cleared, then wait for the interval shown in "Time for
priority decision and SR mask bit comparison" in table 6.7 before clearing the BL bit
or executing an RTE instruction.
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
No
No
No
No
No
No
No
No
Program
execution state
Save SR to SSR;
save PC to SPC
Set interrupt cause in
INTEVT, INTEVT2
Set BL/MD/RB
bits in SR to 1
Branch to exception
handler
Interrupt
generated?
ICR1.MAI = 1?
ICR1.BLMSK = 1?
IRQOUT
= 1?
NMI = low?
NMI?
NMI?
SR. BL= 0 or
sleepmode?
Level 14
interrupt?
Level 1
interrupt?
I3 to I0 level
13 or lower?
I3 to I0
level 0?
Level 15
interrupt?
I3 to I0 level
14 or lower?
I3 to I0: Interrupt mask bits in status register (SR)
Figure 6.3 Interrupt Operation Flowchart
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...