Section 1 Overview
Rev. 5.00 May 29, 2006 page 12 of 698
REJ09B0146-0500
Number of Pins
FP-176C
TBP-208A
Pin Name
I/O
Description
157
B9
NMI
I
Nonmaskable interrupt request
158
A9
V
CC
Q
—
Input/output power supply (3.3 V)
159
C9
AUDCK/PTG[4]
I
AUD clock / input port G
160
A8
DREQ0
/PTH[5]
I / I/O
DMA request / input/output port H
161
B8
DREQ1
/PTH[6]
I / I/O
DMA request / input/output port H
162
C8
ADTRG
/PTG[5]
I
Analog trigger / input port G
163
D8
MD0
I
Clock mode setting
164
B7
MD2
I
Clock mode setting
165
A6
RESETP
I
Power-on reset request
166
B6
CA
I
Chip activate / hardware standby
request
167
C6
MD3
I
Area 0 bus width setting
168
D6
MD4
I
Area 0 bus width setting
169
A5
MD5
I
Endian setting
170
B5
AV
SS
—
Analog power supply (0 V)
171
C5
AN[0]/PTJ[0]
I
A/D converter input / input port J
172
D5
AN[1]/PTJ[1]
I
A/D converter input / input port J
173
A4
AN[2]/DA[1]/PTJ[2]
I / O / I
A/D converter input / D/A converter
output / input port J
174
B4
AN[3]/DA[0]/PTJ[3]
I / O / I
A/D converter input / D/A converter
output / input port J
175
B3
AV
CC
—
Analog power supply (3.3 V)
176
B2
AV
SS
—
Analog power supply (0 V)
Notes: Except in hardware standby mode, all V
CC
/V
SS
pins must be connected to the system power
supply. (Supply power constantly.) In hardware standby mode, power must be supplied at
least to V
CC
−
RTC and V
SS
−
RTC. If power is not supplied to V
CC
and V
SS
pins other than
V
CC
−
RTC and V
SS
−
RTC, hold the CA pin low.
In the TBP-208A package, the A1, A2, A3, A7, A12, B1, C4, C7, D1, D2, D4, D7, D14, D15,
E1, E2, E3, E4, F14, F17, G17, H14, H15, K14, P14, R10, T13, T15, T16, U11, U15, and
U16 pins must be connected to V
SS
.
1. Must be connected to the power supply even when the RTC is not used.
2. Must be connected to the power supply even when the on-chip PLL circuits are not
used (except in hardware standby mode).
3. Must be high level when the user system is used independently without using the
emulator or H-UDI. When this pin goes low or is open, the
RESETP
pin may be
masked. (See section 21, User Debugging Interface (H-UDI).)
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...