Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 183 of 698
REJ09B0146-0500
Bit
Bit Name
Initial Value
R/W
Description
4
3
A2W1
A2W0
1
1
R/W
R/W
Area 2 Wait Control
Specify the number of wait states inserted into
physical space area 2.
•
For Ordinary memory
Inserted Wait States
WAIT
Pin
00: 0
Ignored
01:
1
Enabled
10:
2
Enabled
11:
3
Enabled
•
For Synchronus DRAM
Synchronus DRAM: CAS Latency
00: 1
01:
1
10:
2
11:
3
2
1
0
A0W2
A0W1
A0W0
1
1
1
R/W
R/W
R/W
Area 0 Wait Control
Specify the number of wait states inserted into
physical space area 0. Also specify the burst pitch for
burst transfer.
Refer to table 8.9 for details.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...