Section 12 Timer Unit (TMU)
Rev. 5.00 May 29, 2006 page 337 of 698
REJ09B0146-0500
12.5
Interrupts
There are two sources of TMU interrupts: underflow interrupts (TUNI) and interrupts when using
the input capture function (TICPI2).
12.5.1
Status Flag Set Timing
UNF is set to 1 when the TCNT underflows. Figure 12.8 shows the timing.
P
φ
TCNT
Underflow
signal
UNF
TUNI
TCOR value
H'00000000
Figure 12.8 UNF Set Timing
12.5.2
Status Flag Clear Timing
The status flag can be cleared by writing 0 from the CPU. Figure 12.9 shows the timing.
P
φ
Peripheral address bus
UNF, ICPF
TCR address
T1
T2
TCR write cycle
T3
Figure 12.9 Status Flag Clear Timing
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...