Section 10 Clock Pulse Generator (CPG)
Rev. 5.00 May 29, 2006 page 306 of 698
REJ09B0146-0500
10.2
Input/Output Pin
Table 10.1 lists the CPG pins and their functions.
Table 10.1
Clock Pulse Generator Pins and Functions
Pin Name
Symbol
I/O
Description
MD0
I
MD1
I
Mode control pins
MD2
I
Set the clock operating mode.
XTAL
O
Connects a crystal oscillator.
Crystal I/O pins (clock
input pins)
EXTAL
I
Connects a crystal oscillator. Also used to input
an external clock.
Clock I/O pin
CKIO
I/O
Inputs or outputs an external clock.
CAP1
I
Connects capacitor for PLL circuit 1 operation
(recommended value 470 pF).
Capacitor connection
pins for PLL
CAP2
I
Connects capacitor for PLL circuit 2 operation
(recommended value 470 pF).
10.3
Clock Operating Modes
Table 10.2 shows the relationship between the mode control pin (MD2 to MD0) combinations and
the clock operating modes. Table 10.3 shows the usable frequency ranges in the clock operating
modes and frequency ranges of the input clock (crystal oscillation). Operation cannot be
guaranteed if settings other than those listed in table 10.3 are used.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...