Section 22 Power-Down Modes
Rev. 5.00 May 29, 2006 page 577 of 698
REJ09B0146-0500
Bit
Value
Description
0
UBC runs.
MSTP8
1
Supply of clock to UBC halted.
0
DMAC runs.
MSTP7
1
Supply of clock to DMAC halted.
0
DAC runs.
MSTP6
1
Supply of clock to DAC halted.
0
ADC runs.
MSTP5
1
Supply of clock to ADC halted, and all registers initialized.
0
SCIF runs.
MSTP4
1
Supply of clock to SCIF halted.
0
TMU runs.
MSTP2
1
Supply of clock to TMU halted. Registers initialized.
*
1
0
RTC runs.
MSTP1
1
Supply of clock to RTC halted. Register access prohibited.
*
2
0
SCI runs.
MSTP0
1
Supply of clock to SCI halted.
Notes: 1. The registers initialized are the same as in the software standby mode (table 22.3).
2. The counter runs.
Clearing the Module Standby Function
The module standby function can be cleared by clearing the MSTP8 to MSTP4, MSTP2 to
MSTP0 bits to 0, or by a power-on reset or manual reset.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...