Section 3 Memory Management Unit (MMU)
Rev. 5.00 May 29, 2006 page 75 of 698
REJ09B0146-0500
3.5.5
Processing Flow in Event of MMU Exception (Same Processing Flow for CPU
Address Error)
Figure 3.11 shows the MMU exception signals in the instruction fetch mode.
ID
EX
MA
WB
ID
EX
MA
WB
ID
EX
MA
WB
NOP
NOP
IF
ID
EX
MA
WB
: Exception source stage
IF
ID
EX
MA
WB
NOP
MMU exception handler
Handler transition
processing
= Instruction fetch
= Instruction decode
= Instruction execution
= Memory access
= Write back
= No operation
IF
Legend:
Figure 3.11 MMU Exception Signals in Instruction Fetch
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...