Section 15 Smart Card Interface
Rev. 5.00 May 29, 2006 page 426 of 698
REJ09B0146-0500
Bit
Bit Name
Initial Value
R/W
Description
3
2
1
0
PER
TEND
MPB
MPBT
0
1
0
0
R/(W)
*
R
R
R/W
Parity error
Transmission end
Multiprocessor bit
Multiprocessor bit transfer
These bits have the same function as in the ordinary
SCI. See section 14, Serial Communication Interface
(SCI), for more information. The setting conditions
for bit 2, the transmit end bit (TEND), are changed
as follows.
0: Transmission is in progress.
[Clearing condition]
TDRE is read as 1, then written to with 0.
1: End of transmission.
[Setting conditions]
1. The chip is reset or enters standby mode.
2. TE bit in SCSCR is 0 and the FER/ERS bit is
also 0.
3. C/
A
bit in SCSMR is 0, and TDRE = 1 and
FER/ERS = 0 (normal transmission) 2.5 etu
after a one-byte serial character is transmitted.
4. C/
A
bit in SCSMR is 1, and TDRE = 1 and
FER/ERS = 0 (normal transmission) 1.0 etu
after a one-byte serial character is transmitted.
Note: etu is an abbreviation of elementary time unit,
which is the period for the transfer of 1 bit.
Note:
*
Only 0 can be written, to clear the flag.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...